Section 9 Interrupt Controller (INTC)
Rev. 1.00 Oct. 01, 2007 Page 284 of 1956
REJ09B0256-0100
INT2B0:
Indicates detailed interrupt sources for the TMU.
Module Bit
Source
Function
Description
31 to 7
—
These bits are always read as 0. The
write value should always be 0.
6
TUNI5
TMU channel 5 underflow interrupt
5
TUNI4
TMU channel 4 underflow interrupt
4
TUNI3
TMU channel 3 underflow interrupt
3
TICPI2
TMU channel 2 input capture interrupt
2
TUNI2
TMU channel 2 underflow interrupt
1
TUNI1
TMU channel 1 underflow interrupt
TMU
0
TUNI0
TMU channel 0 underflow interrupt
Indicates TMU interrupt
sources. This register
indicates the TMU
interrupt sources even if
mask setting is made in
the interrupt mask
register for them.
INT2B1:
Indicates detailed interrupt sources for the RTC.
Module Bit
Source
Function
Description
31 to 3
—
These bits are always read as 0. The
write value should always be 0.
2
CUI
RTC carry interrupt
1
PRI
RTC period interrupt
RTC
0
ATI
RTC alarm interrupt
Indicates RTC interrupt
sources. This register
indicates the RTC
interrupt sources even if
mask setting is made in
the interrupt mask
register for them.
INT2B2:
Indicates detailed interrupt sources for the SCIF.
Module Bit
Source
Function
Description
31 to 8
—
These bits are always read as 0. The
write value should always be 0.
7
TXI1
SCIF channel 1 transmit FIFO data
empty interrupt
6
BRI1
SCIF channel 1 break interrupt or
overrun error interrupt
5
RXI1
SCIF channel 1 receive FIFO data full
interrupt or receive data ready
interrupt
SCIF1
4
ERI1
SCIF channel 1 receive error interrupt
Indicates SCIF interrupt
sources. This register
indicates the SCIF
interrupt sources even if
mask setting is made in
the interrupt mask
register for them.
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...