Section 13 PCI Controller (PCIC)
Rev. 1.00 Oct. 01, 2007 Page 499 of 1956
REJ09B0256-0100
Bit Bit
Name
Initial
Value R/W
Description
6 SEDIM
0
SH:
R/W
PCI: R
SERR
Detection Interrupt Mask
0: PCIIR.SEDI disabled (masked)
1: PCIIR.SEDI enabled (not masked)
5 DPEITWM
0
SH:
R/W
PCI: R
Data Parity Error Interrupt Mask for Target Write
0: PCIIR.DPEITW disabled (masked)
1: PCIIR.DPEITW enabled (not masked)
4 PEDITRM
0
SH:
R/W
PCI: R
PERR
Detection Interrupt Mask for Target Read
0: PCIIR.PEDITR disabled (masked)
1: PCIIR.PEDITR enabled (not masked)
3 TADIMM
0
SH:
R/W
PCI: R
Target-Abort Interrupt Mask for Master
0: PCIIR.TADIM disabled (masked)
1: PCIIR.TADIM enabled (not masked)
2 MADIMM
0
SH:
R/W
PCI: R
Master-Abort Interrupt Mask for Master
0: PCIIR.MADIM disabled (masked)
1: PCIIR.MADIM enabled (not masked)
1 MWPDIM
0
SH:
R/W
PCI: R
Master Write Data Parity Error Interrupt Mask
0: PCIIR.MWPDI disabled (masked)
1: PCIIR.MWPDI enabled (not masked)
0 MRDPEIM
0
SH:
R/W
PCI: R
Master Read Data Parity Error Interrupt Mask
0: PCIIR.MRDPEI disabled (masked)
1: PCIIR.MRDPEI enabled (not masked)
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...