53
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Tables
1-48.
Serial Port Loop Back Control (SERPLOOP) Register Field Descriptions
........................................
1-49.
Master Subsystem: ACIB Status (MCIBSTATUS) Register Field Descriptions
..................................
1-50.
C28 Device Part ID (PARTID) Register Field Descriptions
.........................................................
1-51.
C28 Revision ID (REVID) Register Field Descriptions
...............................................................
1-52.
Control Subsystem Device Configuration (DEVICECNF) Register Field Descriptions
..........................
1-53.
Control Subsystem Peripheral Configuration 0 (CCNF0) Register Field Descriptions
..........................
1-54.
Control Subsystem Peripheral Configuration 1 (CCNF1) Register Field Descriptions
..........................
1-55.
Control Subsystem Peripheral Configuration 2 (CCNF2) Register Field Descriptions
..........................
1-56.
Control Subsystem Peripheral Configuration 3 (CCNF3) Register Field Descriptions
..........................
1-57.
Control Subsystem Peripheral Configuration 4 (CCNF4) Register Field Descriptions
..........................
1-58.
Master Subsystem Memory Configuration (MEMCNF) Register Field Descriptions
.............................
1-59.
Subsystem Reset Configuration/Control (CRESCNF) Register Field Descriptions
..............................
1-60.
Control Subsystem Reset Status (CRESSTS) Register Field Descriptions
.......................................
1-61.
Master Reset Cause (MRESC) Register Field Descriptions
........................................................
1-62.
C28 Reset Cause Register (CRESC) Register Field Descriptions
.................................................
1-63.
Software Reset Control 0 (SRCR0) Register Field Descriptions
...................................................
1-64.
Software Reset Control 1 (SRCR1) Register Field Descriptions
...................................................
1-65.
Software Reset Control 2 (SRCR2) Register Field Descriptions
...................................................
1-66.
Software Reset Control 3 (SRCR3) Register Field Descriptions
...................................................
1-67.
Master Subsystem Wait-In-Reset (MWIR) Register Field Descriptions
...........................................
1-68.
C28 Wait-In-Reset (CWIR) Register Field Descriptions
.............................................................
1-69.
M3NMI Configuration (MNMICFG) Register Field Descriptions
....................................................
1-70.
M3NMI Flag (MNMIFLG) Register Field Descriptions
...............................................................
1-71.
M3NMI Flag Clear (MNMIFLGCLR) Register Field Descriptions
...................................................
1-72.
M3NMI Flag Force (MNMIFLGFRC) Register Field Descriptions
..................................................
1-73.
M3NMI Watchdog Counter (MNMIWDCNT) Register Field Descriptions
.........................................
1-74.
M3NMI Watchdog Period (MNMIWDPRD) Register Field Descriptions
...........................................
1-75.
C28 NMI Configuration (CNMICFG) Register Field Descriptions
..................................................
1-76.
C28 NMI Flag (CNMIFLG) Register Field Descriptions
..............................................................
1-77.
C28 NMI Flag Clear (CNMIFLGCLR) Register Field Descriptions
.................................................
1-78.
C28 NMI Flag Force (CNMIFLGFRC) Register Field Descriptions
................................................
1-79.
C28 NMI Watchdog Counter (CNMIWDCNT) Register Field Descriptions
........................................
1-80.
C28 NMI Watchdog Period (CNMIWDPRD) Register Field Descriptions
.........................................
1-81.
PIE, Control (PIECTRL) Register Field Descriptions
.................................................................
1-82.
PIE, Acknowledge (PIEACK) Register Field Descriptions
...........................................................
1-83.
PIE, INTx Group Enable Register (PIEIERx) (x = 1 to 12) Field Descriptions
....................................
1-84.
PIE, INTx Group Flag Register (PIEIFRx) (x = 1 to 12) Field Descriptions
.......................................
1-85.
CPU Interrupt Flag Register Field Descriptions (IFR)
................................................................
1-86.
CPU Interrupt Enable Register (IER) Field Descriptions
............................................................
1-87.
Debug Interrupt Enable Register (DBGIER) Field Descriptions
....................................................
1-88.
C28 External Interrupt 1 Configuration Register (XINT1CR) Field Descriptions
.................................
1-89.
C28 External Interrupt 2 Configuration Register (XINT2CR) Field Descriptions
.................................
1-90.
C28 External Interrupt 3 Configuration Register (XINT3CR) Field Descriptions
.................................
1-91.
C28 External Interrupt 1 Counter Register (XINT1CTR) Field Descriptions
......................................
1-92.
C28 External Interrupt 2 Counter Register (XINT2CTR) Field Descriptions
......................................
1-93.
C28 External Interrupt 3 Counter Register (XINT3CTR) Field Descriptions
......................................
1-94.
System PLL Configuration (SYSPLLCTL) Register Field Descriptions
............................................
1-95.
Control Subsystem Clock Disable (CCLKOFF) Register Field Descriptions
......................................
1-96.
M3 Configuration Write Allow (MWRALLOW) Register Field Descriptions
.......................................