RAM Control Module Registers
447
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
Table 5-16. M3 Sx RAM Test and Initialization Register 1 (MSxRTESTINIT1) Field Descriptions (continued)
Bit
Field
Value
Description
7
ECCPARTESTS3
Enable/Disable RAMTEST Feature for S3 RAM Block if M3 Subsystem is Master for S3 RAM Block
0
RAMTEST feature is disabled for S3 RAM block.
1
RAMTEST feature is enabled for S3 RAM block. ECC/parity logic is bypassed for memory
accesses.
6
RAMINITS3
RAM Initialization S3. Any reads to this bit will return a 0.
0
No action taken.
1
Initialize all address locations of S3 RAM block with data 0x0 and corresponding data an address
ECC/parity bits. Applicabale only if M3 subsystem is master for S3 memory.
5
ECCPARTESTS2
Enable/Disable RAMTEST Feature for S2 RAM Block if M3 Subsystem is Master for S2 RAM Block
0
RAMTEST feature is disabled for S2 RAM block.
1
RAMTEST feature is enabled for S2 RAM block. ECC/parity logic is bypassed for memory
accesses.
4
RAMINITS2
RAM Initialization S2. Any reads to this bit will return a 0.
0
No action taken.
1
Initialize all address locations of S2 RAM block with data 0x0 and corresponding data an address
ECC/parity bits. Applicabale only if M3 subsystem is master for S2 memory.
3
ECCPARTESTS1
Enable/Disable RAMTEST Feature for S1 RAM Block if M3 Subsystem is Master for S1 RAM Block
0
RAMTEST feature is disabled for S1 RAM block.
1
RAMTEST feature is enabled for S1 RAM block. ECC/parity logic is bypassed for memory
accesses.
2
RAMINITS1
RAM Initialization S1. Any reads to this bit will return a 0.
0
No action taken.
1
Initialize all address locations of S1 RAM block with data 0x0 and corresponding data an address
ECC/parity bits. Applicabale only if M3 subsystem is master for S1 memory.
1
ECCPARTESTS0
Enable/Disable RAMTEST Feature for S0 RAM Block if M3 Subsystem is Master for S0 RAM Block
0
RAMTEST feature is disabled for S0 RAM block.
1
RAMTEST feature is enabled for S0 RAM block. ECC/parity logic is bypassed for memory
accesses.
0
RAMINITS0
RAM Initialization S0.
0
No action taken.
1
Initialize all address locations of S0 RAM block with data 0x0 and corresponding data an address
ECC/parity bits. Applicabale only if M3 subsystem is master for S0 memory.