54
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Tables
1-97.
M3 Configuration Lock (MLOCK) Register Field Descriptions
......................................................
1-98.
Missing Clock Status (MCLKSTS) Register Field Descriptions
.....................................................
1-99.
Missing Clock Force (MCLKFRCCLR) Register Field Descriptions
................................................
1-100. Missing Clock Enable (MCLKEN) Register Field Descriptions
.....................................................
1-101. Missing Clock Reference Limit (MCLKLIMIT) Register Field Descriptions
........................................
1-102. C28 USER_SWREG1 Register Field Descriptions
...................................................................
1-103. C28_USER_SWREG2 Register Field Descriptions
..................................................................
1-104. System PLL Multiplier (SYSPLLMULT) Register Field Descriptions
...............................................
1-105. System Clock Divider (SYSDIVSEL) Register Field Descriptions
..................................................
1-106. System PLL Lock Status (SYSPLLSTS) Register Field Descriptions
.............................................
1-107. Master Subsystem Clock Divider (M3SSDIVSEL) Register Field Descriptions
..................................
1-108. XPLL CLKOUT Control (XPLLCLKCFG) Register Field Descriptions
.............................................
1-109. USB PLL Configuration (UPLLCTL) Register Field Descriptions
...................................................
1-110. USB PLL Multiplier (UPLLMULT) Register Field Descriptions
......................................................
1-111. USB PLL Lock Status (UPLLSTS) Register Field Descriptions
....................................................
1-112. Bit Clock Source Selection for CAN0 (CAN0BCLKSEL) Register Field Descriptions
...........................
1-113. Bit Clock Source Selection for CAN1 (CAN1BCLKSEL) Register Field Descriptions
...........................
1-114. Run Mode Clock Configuration (RCC) Register Field Descriptions
................................................
1-115. Master GPIO High Performance Bus Control (GPIOHBCTL) Register Field Descriptions
......................
1-116. Run Mode Clock Gating Control Register 0 (RCGC0) Field Descriptions
........................................
1-117. Sleep Mode Clock Gating Control Register 0 (SCGC0) Field Descriptions
.......................................
1-118. Deep Sleep Mode Clock Gating Control Register 0 (DCGC0) Field Descriptions
...............................
1-119. Run Mode Clock Gating Control Register 1 (RCGC1) Field Descriptions
........................................
1-120. Sleep Mode Clock Gating Control Register 1 (SCGC1) Field Descriptions
.......................................
1-121. Deep Sleep Mode Clock Gating Control Register 1 (DCGC1) Field Descriptions
...............................
1-122. Run Mode Clock Gating Control Register 2 (RCGC2) Field Descriptions
........................................
1-123. Sleep Mode Clock Gating Control Register 2 (SCGC2) Field Descriptions
.......................................
1-124. Deep Sleep Mode Clock Gating Control Register 2 (DCGC2) Field Descriptions
...............................
1-125. Run Mode Clock Gating Control Register 3 (RCGC3) Field Descriptions
........................................
1-126. Sleep Mode Clock Gating Control Register 3 (SCGC3) Field Descriptions
.......................................
1-127. Deep Sleep Mode Clock Gating Control Register 3 (DCGC3) Field Descriptions
...............................
1-128. Deep Sleep Clock Configuration (DSLPCLKCFG) Register Field Descriptions
..................................
1-129. C28 CPU Timer 2 Clock Configuration (CLKCTL) Register Field Descriptions
..................................
1-130. Peripheral Clock Control Register 0 (PCLKCR0) Register Field Descriptions
....................................
1-131. Peripheral Clock Control Register 1 (PCLKCR1) Register Field Descriptions
....................................
1-132. Peripheral Clock Control Register 2 (PCLKCR2) Register Field Descriptions
....................................
1-133. Peripheral Clock Control Register 3 (PCLKCR3) Register Field Descriptions
....................................
1-134. High-Speed Clock Prescaler (CHISPCP) Register Field Descriptions
.............................................
1-135. Low-Speed Clock Prescaler (CLOSPCP) Register Field Descriptions
............................................
1-136. C28 XCLKOUT Divider Register (CXCLK) Field Descriptions
......................................................
1-137. Z1_CSMKEY0 Register Field Descriptions
............................................................................
1-138. Z1_CSMKEY1 Register Field Descriptions
............................................................................
1-139. Z1_CSMKEY2 Register Field Descriptions
............................................................................
1-140. Z1_CSMKEY3 Register Field Descriptions
............................................................................
1-141. Z1_ECSLKEY0 Register Field Descriptions
...........................................................................
1-142. Z1_ECSLKEY1 Register Field Descriptions
...........................................................................
1-143. Z2_CSMKEY0 Register Field Descriptions
............................................................................
1-144. Z2_CSMKEY1 Register Field Descriptions
............................................................................
1-145. Z2_CSMKEY2 Register Field Descriptions
............................................................................