65
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Tables
9-21.
eQEP Interrupt Force (QFRC) Register Field Descriptions
.........................................................
9-22.
eQEP Status (QEPSTS) Register Field Descriptions
...............................................................
9-23.
eQEP Capture Timer (QCTMR) Register Field Descriptions
.......................................................
9-24.
eQEP Capture Period Register (QCPRD) Register Field Descriptions
............................................
9-25.
eQEP Capture Timer Latch (QCTMRLAT) Register Field Descriptions
...........................................
9-26.
eQEP Capture Period Latch (QCPRDLAT) Register Field Descriptions
..........................................
10-1.
Simplified ACIB Signals
..................................................................................................
10-2.
TRIGxSEL Trigger Options
..............................................................................................
10-3.
Sample timings with different values of ACQPS
......................................................................
10-4.
ADC Registers
............................................................................................................
10-5.
ADC Configuration and Control Registers (AdcRegs and AdcResult):
............................................
10-6.
ADC Control Register 1 (ADCCTL1) Field Descriptions
.............................................................
10-7.
ADC Control Register 2 (ADCCTL2) Field Descriptions
.............................................................
10-8.
ADC Interrupt Flag Register (ADCINTFLG) Field Descriptions
.....................................................
10-9.
ADC Interrupt Flag Clear Register (ADCINTFLGCLR) Field Descriptions
........................................
10-10. ADC Interrupt Overflow Register (ADCINTOVF) Field Descriptions
...............................................
10-11. ADC Interrupt Overflow Clear Register (ADCINTOVFCLR) Field Descriptions
..................................
10-12. INTSELxNy Register Field Descriptions
...............................................................................
10-13. SOCPRICTL Register Field Descriptions
..............................................................................
10-14. ADC Sample Mode Register (ADCSAMPLEMODE) Field Descriptions
...........................................
10-15. ADC Interrupt Trigger SOC Select 1 Register (ADCINTSOCSEL1) Register Field Descriptions
..............
10-16. ADC Interrupt Trigger SOC Select 2 Register (ADCINTSOCSEL2) Field Descriptions
.........................
10-17. ADC SOC Flag 1 Register (ADCSOCFLG1) Field Descriptions
...................................................
10-18. ADC SOC Force 1 Register (ADCSOCFRC1) Field Descriptions
..................................................
10-19. ADC SOC Overflow 1 Register (ADCSOCOVF1) Field Descriptions
..............................................
10-20. ADC SOC Overflow Clear 1 Register (ADCSOCOVFCLR1) Field Descriptions
.................................
10-21. ADC SOC0 - SOC15 Control Registers (ADCSOCxCTL) Register Field Descriptions
..........................
10-22. ADC Reference/Gain Trim Register (ADCREFTRIM) Field Descriptions
.........................................
10-23. ADC Offset Trim Register (ADCOFFTRIM) Field Descriptions
.....................................................
10-24. ADC Revision Register (ADCREV) Field Descriptions
..............................................................
10-25. ADC RESULT0 - ADCRESULT15 Registers (ADCRESULTx) Field Descriptions
...............................
10-26. Analog Subsystem Control Registers (AnalogSysctrlReg)
..........................................................
10-27. ADC Interrupt Overflow Detect Register (INTOVF) Field Descriptions
............................................
10-28. ADC Interrupt Overflow Clear Register (INTOVFCLR) Field Descriptions
........................................
10-29. Control System: Lock Register (CLOCK) Field Descriptions
.......................................................
10-30. Control System: ACIB Status Register (CCIBSTATUS) Field Descriptions
.......................................
10-31. Control System: Clock Control Register (CCLKCTL) Field Descriptions
..........................................
10-32. ADC Start of Conversion Trigger Overflow Detect Register (TRIGOVF) Field Descriptions
...................
10-33. ADC Start of Conversion Trigger Overflow Flag Clear Register (TRIGOVFCLR) Field Descriptions
.........
10-34. ADC Start of Conversion Trigx Input Select Register (TRIGxSEL) Field Descriptions
..........................
10-35. Comparator Truth Table
.................................................................................................
10-36. Comparator Module Registers
.........................................................................................
10-37. COMPCTL Register Field Descriptions
................................................................................
10-38. Compare Output Status (COMPSTS) Register Field Descriptions
.................................................
10-39. DAC Value (DACVAL) Register Field Descriptions
..................................................................
10-40. DAC Test (DACTEST) Register Field Descriptions
..................................................................
11-1.
Peripheral Interrupt Trigger Source Options
..........................................................................
11-2.
DMA Register Summary
................................................................................................
11-3.
DMA Control Register (DMACTRL) Field Descriptions
..............................................................