RAM Control Module Registers
476
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
5.2.3.10 M0, M1 and C28T0M3_MSG_RAM INIT Done Register (C28RINITDONE)
Figure 5-50. M0, M1 and C28T0M3_MSG_RAM INIT Done Register (C28RINITDONE)
31
8
Reserved
R-0
7
5
4
3
2
1
0
Reserved
RAMINITDONE
CTO
MMSGRAM
Reserved
RAMINITDONE
M1
Reserved
RAMINITDONE
M0
R-0
R-0
R-0
R-0
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-55. M0, M1 and C28T0M3_MSG_RAM INIT Done Register (C28RINITDONE) Field
Descriptions
Bit
Field
Value
Description
31-5
Reserved
Reserved
4
RAMINITDONEC
TO
MMSGRAM
RAM Initialization Process Status when RAMINIT is Set for CTOM_MSG_RAM Block
RAM initialization is not finished for CTOM_MSG_RAM block.
0
RAM initialization is done for CTOM_MSG_RAM block. CTOM_MSG_RAM can be accessed by M3
CPU/µDMA.
1
This status bit gets cleared when the RAMINIT bit is set for C0 RAM block.
3
Reserved
Reserved
2
RAMINITDONEM
1
RAM Initialization Process Status when RAMINIT is Set for M1 RAM Block
RAM initialization is not finished for M1 RAM block.
0
RAM initialization is done for M1 RAM block. M1 RAM can be accessed by M3 CPU.
1
This status bit gets cleared when the RAMINIT bit is set for M1 RAM block.
1
Reserved
Reserved
0
RAMINITDONEM
0
RAM Initialization Process Status when RAMINIT is Set for M0 RAM Block
RAM initialization is not finished for M0 RAM block.
0
RAM initialization is done for M0 RAM block. M0 RAM can be accessed by M3 CPU.
1
This status bit gets cleared when the RAMINIT bit is set for M0 RAM block.