Host Bus Mode
1205
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
External Peripheral Interface (EPI)
Table 17-6. EPI Host-Bus 8 Signal Connections
(1) (2)
(continued)
EPI Signal
CSCFG
HB8 Signal (MODE=
ADMUX)
HB8 Signal (MODE =
ADNOMUX (Cont.Read))
HB8 Signal (MODE=
XFIFO)
(3)
The clock signal is not required for this mode and has unspecified timing relationships to other signals.
EPI0S27
0x0
A27
A19
FFULL
0x1
0x2
CS1
CS1
0x3
0x4
CS0
CS0
0x5
CS1
CS1
0x6
EPI0S28
X
RD/OE
RD/OE
RD
EPI0S29
X
WR
WR
WR
EPI0S30
0x0
ALE
ALE
-
0x1
CS
CS
CS
0x2
CS0
CS0
CS0
0x3
ALE
ALE
-
0x4
-
0x5
CS0
CS0
-
0x6
ALE
ALE
-
EPI0S31
X
Clock
(3)
Clock
(3)
Clock
(3)
EPIOS32
X
iRDY
iRDY
iRDY
EPIOS33
0x0
X
X
X
0x1
X
X
X
0x2
X
X
X
0x3
X
X
X
0x4
X
X
X
0x5
CS3
CS3
X
0x6
X
EPI0S34
0x0
X
X
X
0x1
X
X
X
0x2
X
X
X
0x3
X
X
X
0x4
X
X
X
0x5
CS2
CS2
X
0x6
X
EPI0S35
0x0
X
X
X
0x1
X
X
X
0x2
X
X
X
0x3
X
X
X
0x4
X
X
X
0x5
CRE
CRE
X
0x6
X
shows how the EPI[41:0] signals function while in Host-Bus 16 mode. Notice that the signal
configuration changes based on the address/data mode selected by the MODE field in the EPIHB16CFG2
register, on the chip select configuration selected by the CSCFG field in the same register, and on
whether byte selects are used as configured by the BSEL bit in the EPIHB16CFG register. Any unused
EPI controller signals can be used as GPIOs or another alternate function.