Control subsystem is
held in reset
Analog subsystem is
held in reset
M-Boot ROM start
Reset: POR/XRSn
CRESCNF[M3RSnIN] =1;
C-Boot ROM start
ACIB and Analog
subsystem is out
of reset
ACIB interface ready
Device initialization
Reset cause handling
CRESCNF[ACIBRESETn] =1;
Master subsystem
WIR mode handling
Read Boot Mode GPIO
Master subsystem
boot as per boot mode
Master subsystem
initialization
Control subsystem
initialization
Control subsystem
WIR mode handling
Enter IDLE mode
Wakeup on IPC Interrupt
POR/XRSn
POR/XRSn
Device Boot Flow Diagram
540
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
ROM Code and Peripheral Booting
6.4
Device Boot Flow Diagram
shows the device boot flow for the master, control, and analog subsystems on power-up or
after an external reset input.
Figure 6-1. Device Boot Flow