System Control Registers
198
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-68. C28 Wait-In-Reset (CWIR) Register Field Descriptions (continued)
Bit
Field
Value
Description
0
EMU0
Latched State of EMU0 Pin
The state of EMU0 pin is latched on reset (XRS AND POR) or when the SAMPLE bit is triggered.
Reading this bit will give the state of the EMU0 pin on reset or when sampled.
0
Has no effect
1
Forces the bit to "1"
1.13.5 Exception and Interrupts
1.13.5.1 M3NMI Configuration (MNMICFG) Register
NOTE:
Clearing all latched NMI error flag conditions will stop the NMI watchdog counter and reset it.
Any new error condition that is latched will restart the counter.
The user should clear the NMI interrupt flag and clear all flags together to generate a new
interrupt if a new error event occurs.
Figure 1-58. M3NMI Configuration (MNMICFG) Register
31
16
Reserved
R-0
15
10
9
8
1
0
Reserved
ACIBERRE
Reserved
NMIE
R-0
R/W-0
R-0
R-1
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-69. M3NMI Configuration (MNMICFG) Register Field Descriptions
Bit
Field
Value
Description
31-10
Reserved
Reserved
9
ACIBERRE
ACIBERR NMI Enable
This bit enables the ACIBERR NMI condition to generate an NMI interrupt to the M3 CPU. Once
enabled, the bit cannot be cleared by the user. Only a device reset causing M3 reset will clear the
bit. Writes of 0 are ignored. Reading the bit will indicate if the ACIBERR NMI is enabled or disabled.
Note:
The ACIBERR NMI condition needs to be disabled at reset.
0
ACIBERR NMI disabled
1
ACIBERR NMI enabled
8-1
Reserved
Reserved
0
NMIE
NMI Enable
This bit is always set to '1', meaning any NMI condition will generate an NMI interrupt to the M3
CPU and kick off the NMI watchdog counter. The bit cannot be cleared by the user.