System Control Registers
229
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-116. Run Mode Clock Gating Control Register 0 (RCGC0) Field Descriptions (continued)
Bit
Field
Value
Description
2-0
Reserved
Reserved
1.13.7.14 Sleep Mode Clock Gating Control Register 0 (SCGC0)
Figure 1-106. Sleep Mode Clock Gating Control Register 0 (SCGC0)
31
29
28
27
4
3
2
0
Reserved
WDT1
Reserved
WDT0
Reserved
R-0:0
R/W-0
R-0:0
R/W-0
R-0:0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-117. Sleep Mode Clock Gating Control Register 0 (SCGC0) Field Descriptions
Bit
Field
Value
Description
31-29
Reserved
Reserved
28
WDT1
WDT1 Clock Gating Control in Sleep Mode
This bit controls the clock gating for the WDT1 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
27-4
Reserved
Reserved
3
WDT0
WDT0 Clock Gating Control in Sleep Mode
This bit controls the clock gating for the WDT0 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
2-0
Reserved
Reserved
1.13.7.15 Deep Sleep Mode Clock Gating Control Register 0 (DCGC0)
Figure 1-107. Deep Sleep Mode Clock Gating Control Register 0 (DCGC0)
31
29
28
27
4
3
2
0
Reserved
WDT1
Reserved
WDT0
Reserved
R-0:0
R/W-0
R-0:0
R/W-0
R-0:0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-118. Deep Sleep Mode Clock Gating Control Register 0 (DCGC0) Field Descriptions
Bit
Field
Value
Description
31-29
Reserved
Reserved
28
WDT1
WDT1 Clock Gating Control in Deep Sleep Mode
This bit controls the clock gating for the WDT1 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
27-4
Reserved
Reserved
3
WDT0
WDT0 Clock Gating Control in Deep Sleep Mode
This bit controls the clock gating for the WDT0 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
2-0
Reserved
Reserved