40
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Figures
13-10. SCI FIFO Interrupt Flags and Enable Logic
...........................................................................
13-11. UART and SCI Connections for Loopback Mode
....................................................................
13-12. SCI Communication Control Register (SCICCR) — Address 7050h
..............................................
13-13. SCI Control Register 1 (SCICTL1) — Address 7051h
...............................................................
13-14. Baud-Select MSbyte Register (SCIHBAUD) — Address 7052h
....................................................
13-15. Baud-Select LSbyte Register (SCILBAUD) — Address 7053h
.....................................................
13-16. SCI Control Register 2 (SCICTL2) — Address 7054h
...............................................................
13-17. SCI Receiver Status Register (SCIRXST) — Address 7055h
......................................................
13-18. Register SCIRXST Bit Associations — Address 7055h
............................................................
13-19. Emulation Data Buffer Register (SCIRXEMU) — Address 7056h
................................................
13-20. SCI Receive Data Buffer Register (SCIRXBUF) — Address 7057h
..............................................
13-21. Transmit Data Buffer Register (SCITXBUF) — Address 7059h
..................................................
13-22. SCI FIFO Transmit (SCIFFTX) Register — Address 705Ah
......................................................
13-23. SCI FIFO Receive (SCIFFRX) Register — Address 705Bh
.......................................................
13-24. SCI FIFO Control (SCIFFCT) Register — Address 705Ch
........................................................
13-25. SCI Priority Control Register (SCIPRI) — Address 705Fh
........................................................
14-1.
Multiple I2C Modules Connected
......................................................................................
14-2.
I2C Module Conceptual Block Diagram
..............................................................................
14-3.
Clocking Diagram for the I2C Module
................................................................................
14-4.
Bit Transfer on the I2C-Bus
............................................................................................
14-5.
I2C Module START and STOP Conditions
..........................................................................
14-6.
I2C Module Data Transfer (7-Bit Addressing with 8-bit Data Configuration Shown)
...........................
14-7.
I2C Module 7-Bit Addressing Format (FDF = 0, XA = 0 in I2CMDR)
............................................
14-8.
I2C Module 10-Bit Addressing Format (FDF = 0, XA = 1 in I2CMDR)
...........................................
14-9.
I2C Module Free Data Format (FDF = 1 in I2CMDR)
..............................................................
14-10. Repeated START Condition (in This Case, 7-Bit Addressing Format)
...........................................
14-11. Synchronization of Two I2C Clock Generators During Arbitration
................................................
14-12. Arbitration Procedure Between Two Master-Transmitters
.........................................................
14-13. Enable Paths of the I2C Interrupt Requests
.........................................................................
14-14. I2C Mode Register (I2CMDR)
.........................................................................................
14-15. Pin Diagram Showing the Effects of the Digital Loopback Mode (DLB) Bit
.....................................
14-16. I2C Extended Mode Register (I2CEMDR)
...........................................................................
14-17. BCM Bit, Slave Transmitter Mode
....................................................................................
14-18. I2C Interrupt Enable Register (I2CIER)
..............................................................................
14-19. I2C Status Register (I2CSTR)
.........................................................................................
14-20. I2C Interrupt Source Register (I2CISRC)
............................................................................
14-21. I2C Prescaler Register (I2CPSC)
.....................................................................................
14-22. The Roles of the Clock Divide-Down Values (ICCL and ICCH)
...................................................
14-23. I2C Clock Low-Time Divider Register (I2CCLKL)
...................................................................
14-24. I2C Clock High-Time Divider Register (I2CCLKH)
..................................................................
14-25. I2C Slave Address Register (I2CSAR)
...............................................................................
14-26. I2C Own Address Register (I2COAR)
................................................................................
14-27. I2C Data Count Register (I2CCNT)
...................................................................................
14-28. I2C Data Receive Register (I2CDRR)
................................................................................
14-29. I2C Data Transmit Register (I2CDXR)
...............................................................................
14-30. I2C Transmit FIFO Register (I2CFFTX)
..............................................................................
14-31. I2C Receive FIFO Register (I2CFFRX)
..............................................................................
15-1.
Conceptual Block Diagram of the McBSP
...........................................................................
15-2.
McBSP Data Transfer Paths
...........................................................................................