SSI Registers
1437
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Synchronous Serial Interface (SSI)
20.5.2.12 SSIPP Register (Offset = FC0h) [reset = 9h]
SSIPP is shown in
and described in
.
Return to the
SSI Peripheral Properties
Figure 20-21. SSIPP Register
31
30
29
28
27
26
25
24
RESERVED
R-0h
23
22
21
20
19
18
17
16
RESERVED
R-0h
15
14
13
12
11
10
9
8
RESERVED
R-0h
7
6
5
4
3
2
1
0
RESERVED
FSSHLDFRM
MODE
HSCLK
R-0h
R-1h
R-0h
R-1h
Table 20-15. SSIPP Register Field Descriptions
Bit
Field
Type
Reset
Description
31-5
RESERVED
R
0h
Reserved
3
FSSHLDFRM
R
1h
SSInFss Hold Frame Capability
Value Description
0 Hold Frame capability disabled.SSInFss
1 Hold Frame capability enabled.SSinFss
Reset type: PER.RESET
2-1
MODE
R
0h
Mode of Operation Indicates what SSI functionality is
supported.
Value Description
0x0 Legacy SSI mode
Others reserved
Reset type: PER.RESET
0
HSCLK
R
1h
High Speed Capability
Value Description
0 High Speed clock capability disabled.
1 High speed clock capability enabled.
Reset type: PER.RESET