Register Descriptions
1507
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Inter-Integrated Circuit (I2C) Interface
22.6.9 I2C Master Configuration (I2CMCR), offset 0x020
The I2C Master Configuration (I2CMCR) register configures the mode (master or slave) and sets the
interface for test mode loopback. It is shown in the figure and table below.
Figure 22-23. I2C Master Configuration (I2CMCR) Register
31
16
Reserved
R-0
15
6
5
4
3
1
0
Reserved
SFE
MFE
Reserved
LPBK
R-0
R/W-0
R/W-0
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 22-13. I2C Master Configuration (I2CMCR) Register Field Descriptions
Bit
Field
Value
Description
31-6
Reserved
Reserved
5
SFE
I2C Slave Function Enable
0
Slave mode is disabled.
1
Slave mode is enabled.
4
MFE
I2C Master Function Enable
0
Master mode is disabled.
1
Master mode is enabled.
3-1
Reserved
Reserved
0
LPBK
I2C Loopback
0
Normal operation
1
The controller in a test mode loopback configuration.