61
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Tables
5-103. Error Threshold Register (ERR_THRESHOLD) Field Descriptions
................................................
5-104. Error Interrupt Flag Register (ERR_INTFLG) Field Descriptions
...................................................
5-105. Error Interrupt Flag Clear Register (ERR_INTCLR) Field Descriptions
...........................................
5-106. Data High Test Register (FDATAH_TEST) Field Descriptions
.....................................................
5-107. Data Low Test Register (FDATAL_TEST) Field Descriptions
......................................................
5-108. ECC Test Address Register (FADDR_TEST) Field Descriptions
..................................................
5-109. ECC Test Register (FECC_TEST) Field Descriptions
...............................................................
5-110. ECC Control Register (FECC_CTRL) Field Descriptions
...........................................................
5-111. Test Data Out High Register (FECC_FOUTH_TEST) Field Descriptions
.........................................
5-112. Test Data Out Low Register (FECC_FOUTL_TEST) Field Descriptions
..........................................
5-113. ECC Status Register (FECC_STATUS) Field Descriptions
.........................................................
5-114. Flash Read Control Register (FRDCNTL) Field Descriptions
.......................................................
5-115. Flash Read Margin Control Register (FSPRD) Field Descriptions
.................................................
5-116. Flash Bank Access Control Register (FBAC) Field Descriptions
...................................................
5-117. Flash Bank Fallback Power Register (FBFALLBACK) Field Descriptions
........................................
5-118. Flash Bank Pump Control Register (FBPRDY) Field Descriptions
.................................................
5-119. Flash Bank Pump Control Register 1 (FPAC1) Field Descriptions
.................................................
5-120. Flash Bank Pump Control Register 2 (FPAC2) Field Descriptions
.................................................
5-121. Flash Module Access Control Register (FMAC) Field Descriptions
................................................
5-122. Flash Read Interface Control Register (FRD_INTF_CTRL) Field Descriptions
..................................
5-123. ECC Enable Register (ECC_ENABLE) Field Descriptions
..........................................................
5-124. SIngle Error Address Register (SINGLE_ERR_ADDR) Field Descriptions
.......................................
5-125. Uncorrectable Error Address Register (UNC_ERR_ADDR) Field Descriptions
..................................
5-126. Error Status Register (ERR_STATUS) Field Descriptions
..........................................................
5-127. Error Position Register (ERR_POS) Field Descriptions
.............................................................
5-128. Error Status Clear Register (ERR_STATUS_CLR) Field Descriptions
............................................
5-129. Error Counter Register (ERR_CNT) Field Descriptions
.............................................................
5-130. Error Threshold Register (ERR_THRESHOLD) Field Descriptions
................................................
5-131. Error Interrupt Flag Register (ERR_INTFLG) Field Descriptions
...................................................
5-132. Error Interrupt Flag Clear Register (ERR_INTCLR) Field Descriptions
...........................................
5-133. Data High Test Register (FDATAH_TEST) Field Descriptions
.....................................................
5-134. Data Low Test Register (FDATAL_TEST) Field Descriptions
......................................................
5-135. ECC Test Address Register (FADDR_TEST) Field Descriptions
..................................................
5-136. ECC Test Register (FECC_TEST) Field Descriptions
...............................................................
5-137. ECC Control Register (FECC_CTRL) Field Descriptions
...........................................................
5-138. Test Data Out High Register (FECC_FOUTH_TEST) Field Descriptions
.........................................
5-139. Test Data Out Low Register (FECC_FOUTL_TEST) Field Descriptions
..........................................
5-140. ECC Status Register (FECC_STATUS) Field Descriptions
.........................................................
6-1.
Master Subsystem Boot Mode Selection
..............................................................................
6-2.
M-Boot ROM Vector Table
..............................................................................................
6-3.
M-Boot ROM Version and Checksum Information
...................................................................
6-4.
REV0 – User Configurable DCSM OTP Fields
.......................................................................
6-5.
REVA – User Configurable DCSM OTP Fields
.......................................................................
6-6.
M-Boot ROM Entry Points
...............................................................................................
6-7.
M-Boot ROM Clock Settings
............................................................................................
6-8.
M-Boot ROM Boot Mode GPIO Assignments
.........................................................................
6-9.
M-Boot ROM Reset Cause Handling
...................................................................................
6-10.
M-Boot ROM Exceptions Handling
.....................................................................................
6-11.
M-Boot ROM Serial Boot Commands
..................................................................................