RAM Control Module Registers
481
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
5.2.4.4
C28x DMA Corrected Read Error Address Register (CDMACREADDR)
Figure 5-56. C28x DMA Corrected Read Error Address Register (CDMACREADDR)
31
0
CDMACREADDR
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-61. C28x DMA Corrected Read Error Address Register (CDMACREADDR) Field
Descriptions
Bit
Field
Value
Description
31-0
CDMACREADDR
This register contains the address where correctable error occurs during C28x DMA data read.
Only the address coresponding to the last error is stored.
5.2.4.5
C28x Uncorrectable Error Flag Register (CUEFLG)
Figure 5-57. C28x Uncorrectable Error Flag Register (CUEFLG)
31
16
Reserved
R-0
15
2
1
0
Reserved
C28DMARE
C28CPURE
R-0
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-62. C28x Uncorrectable Error Flag Register (CUEFLG) Field Descriptions
Bit
Field
Value
Description
31-2
Reserved
Reserved
1
C28DMARE
C28x DMA Uncorrectable Read Error Status Flag
0
No C28x DMA uncorrectable read error occurred.
1
C28x DMA uncorrectable read error occurred.
Once this bit is set, it can be cleared by setting the corresponding error clear bit in the CUECLR
register.
0
C28CPURE
C28x CPU Uncorrectable Read Error Status Flag
0
No C28x CPU uncorrectable read error occurred.
1
C28x CPU uncorrectable read error occurred.
Once this bit is set, it can be cleared by setting the corresponding error clear bit in the CUECLR
register.