Register Descriptions
1482
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Universal Asynchronous Receivers/Transmitters (UARTs)
21.7.24 UART Peripheral Identification 2 (UARTPeriphID2), offset 0xFE8
The UARTPeriphIDn registers are hard-coded and the fields within the registers determine the reset
values.
Figure 21-31. UART Peripheral Identification 2 (UARTPeriphID2) Register
31
8
7
0
Reserved
PID2
R-0
R-0x18
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 21-26. UART Peripheral Identification 2 (UARTPeriphID2) Register Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
Reserved
7-0
PID2
UART Peripheral ID Register [23:16]
Can be used by software to identify the presence of this peripheral.
21.7.25 UART Peripheral Identification 3 (UARTPeriphID3), offset 0xFEC
The UARTPeriphIDn registers are hard-coded and the fields within the registers determine the reset
values.
Figure 21-32. UART Peripheral Identification 3 (UARTPeriphID3) Register
31
8
7
0
Reserved
PID3
R-0
R-0x01
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 21-27. UART Peripheral Identification 3 (UARTPeriphID3) Register Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
Reserved
7-0
PID3
UART Peripheral ID Register [31:24]
Can be used by software to identify the presence of this peripheral.
21.7.26 UART PrimeCell Identification 0 (UARTPCellID0), offset 0xFF0
The UARTPCellIDn registers are hard-coded and the fields within the registers determine the reset values.
Figure 21-33. UART PrimeCell Identification 0 (UARTPCellID0) Register
31
8
7
0
Reserved
CID0
R-0
R-0x0D
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 21-28. UART PrimeCell Identification 0 (UARTPCellID0) Register Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
Reserved
7-0
CID0
UART PrimeCell ID Register [7:0]
Provides software a standard cross-peripheral identification system.