SSI Registers
1448
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Synchronous Serial Interface (SSI)
20.5.2.23 SSIPCellID1 Register (Offset = FF4h) [reset = F0h]
SSIPCellID1 is shown in
and described in
Return to the
SSI PrimeCell Identification 1
Figure 20-32. SSIPCellID1 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
CID1
R-0h
R-F0h
Table 20-26. SSIPCellID1 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-8
RESERVED
R
0h
Reserved
7-0
CID1
R
F0h
SSI PrimeCell ID Register
[15:8] Provides software a standard cross-peripheral
identification system.
Reset type: PER.RESET