RAM Control Module Registers
434
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
5.2
RAM Control Module Registers
Table 5-5. M3 RAM Configuration Registers Summary
Register Acronym
Size
(x8)
Offset (x8)
Protection
Reset Source
Register Description
CxDRCR1
4
0x0
Protected
M3
Cx DEDRAM Configuration Register 1
CxSRCR1
4
0x8
Protected
M3
Cx SHRAM Configuration Register 1
MSxMSEL
4
0x10
Pro
Lock
Shared
Sx SHRAM Master Select Register
MSxSRCR1
4
0x20
Protected
M3
M3 Sx SHRAM Configuration Register 1
MSxSRCR2
4
0x24
Protected
M3
M3 Sx SHRAM Configuration Register 2
MTOCMSGRCR
4
0x30
Protected
M3
M3TOC28_MSG_RAM Configuration Register
CxRTESTINIT1
4
0x40
Protected
M3
Cx RAM Test and Initialization Register 1
MSxRTESTINIT1
4
0x50
Protected
M3
M3 Sx RAM Test and Initialization Register 1
MTOCRTESTINIT
4
0x60
Protected
M3
MTOC_MSG_RAM Test and Initialization
Register
CxRINITDONE1
4
0x70
M3
Cx RAM INITDONE Register 1
MSxRINITDONE1
4
0x78
M3
M3 Sx RAM INITDONE Register 1
MTOCRINITDONE
4
0x88
M3
MTOC_MSG_RAM INITDONE Register 1
Table 5-6. M3 RAM Error Registers Summary
Register Acronym
Size
(x8)
Offset (x8)
Protection
Reset Source
Register Description
MCUNCWEADDR
4
0x0
M3
M3 CPU Uncorrectable Write Error Address
Register
MDUNCWEADDR
4
0x4
M3
M3 µDMA Uncorrectable Write Error Address
Register
MCUNCREADDR
4
0x8
M3
M3 CPU Uncorrectable Read Error Address
Register
MDUNCREADDR
4
0xC
M3
M3 µDMA Uncorrectable Read Error Address
Register
MCPUCREADDR
4
0x10
M3
M3 CPU Corrected Read Error Address
Register
MDMACREADDR
4
0x14
M3
M3 µDMA Corrected Read Error Address
Register
MUEFLG
4
0x20
M3
M3 Uncorrectable Error Flag Register
MUEFRC
4
0x24
M3
M3 Uncorrectable Error Force Register
MUECLR
4
0x28
M3
M3 Uncorrectable Error Flag Clear Register
MCECNTR
4
0x2C
M3
M3 Corrected Error Counter Register
MCETRES
4
0x30
M3
M3 Corrected Error Threshold Register
MCEFLG
4
0x38
M3
M3 Corrected Error Threshold Exceeded Flag
Register
MCEFRC
4
0x3C
M3
M3 Corrected Error Threshold Exceeded Force
Register
MCECLR
4
0x40
M3
M3 Corrected Error Threshold Exceeded Flag
Clear Register
MCEIE
4
0x44
M3
M3 Single Error Interrupt Enable Register
MNMAVFLG
4
0x50
M3
Non-Master Access Violation Flag Register
MNMAVCLR
4
0x58
M3
Non-Master Access Violation Flag Clear
Register
MMAVFLG
4
0x60
M3
Master Access Violation Flag Register
MMAVCLR
4
0x68
M3
Master Access Violation Flag Clear Register
MNMWRAVADDR
4
0x70
M3
Non-Master CPU Write Access Violation
Address Register