SSI Registers
1433
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Synchronous Serial Interface (SSI)
Table 20-11. SSIMIS Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
2
RXMIS
R
0h
SSI Receive FIFO Masked Interrupt Status
Value Description
0 An interrupt has not occurred or is masked.
1 An unmasked interrupt was signaled due to the receive FIFO being
half full or more.This bit is cleared when the receive FIFO is less
than half full.
Reset type: PER.RESET
1
RTMIS
R
0h
SSI Receive Time-Out Masked Interrupt Status
Value Description
0 An interrupt has not occurred or is masked.
1 An unmasked interrupt was signaled due to the receive time
out.This bit is cleared when a 1 is written to the RTIC bit in the SSI
Interrupt Clear (SSIICR) register.
Reset type: PER.RESET
0
RORMIS
R
0h
SSI Receive Overrun Masked Interrupt Status
Value Description
0 An interrupt has not occurred or is masked.
1 An unmasked interrupt was signaled due to the receive FIFO
overflowing.This bit is cleared when a 1 is written to the RORIC bit in
the SSI Interrupt Clear (SSIICR) register.
Reset type: PER.RESET