System Control Registers
287
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-179. CTOMIPCFLG Register Field Descriptions (continued)
Bit
Field
Value
Description
11
IPC12
0
CTOMIPCFLG Flag 12. C28 to M3 core IPC flag 12 status. The bit is ‘1’ if the corresponding
CTOMIPCSET bit has been written with a ‘1’ and CTOMIPCCLR or CTOMIPCACK bit has not been
written with a ‘1’.
10
IPC11
0
CTOMIPCFLG Flag 11. C28 to M3 core IPC flag 11 status. The bit is ‘1’ if the corresponding
CTOMIPCSET bit has been written with a ‘1’ and CTOMIPCCLR or CTOMIPCACK bit has not been
written with a ‘1’.
9
IPC10
0
CTOMIPCFLG Flag 10. C28 to M3 core IPC flag 10 status. The bit is ‘1’ if the corresponding
CTOMIPCSET bit has been written with a ‘1’ and CTOMIPCCLR or CTOMIPCACK bit has not been
written with a ‘1’.
8
IPC9
0
CTOMIPCFLG Flag 9. C28 to M3 core IPC flag 9 status. The bit is ‘1’ if the corresponding
CTOMIPCSET bit has been written with a ‘1’ and CTOMIPCCLR or CTOMIPCACK bit has not been
written with a ‘1’.
7
IPC8
0
CTOMIPCFLG Flag 8. C28 to M3 core IPC flag 8 status. The bit is ‘1’ if the corresponding
CTOMIPCSET bit has been written with a ‘1’ and CTOMIPCCLR or CTOMIPCACK bit has not been
written with a ‘1’.
6
IPC7
0
CTOMIPCFLG Flag 7. C28 to M3 core IPC flag 7 status. The bit is ‘1’ if the corresponding
CTOMIPCSET bit has been written with a ‘1’ and CTOMIPCCLR or CTOMIPCACK bit has not been
written with a ‘1’.
5
IPC6
0
CTOMIPCFLG Flag 6. C28 to M3 core IPC flag 6 status. The bit is ‘1’ if the corresponding
CTOMIPCSET bit has been written with a ‘1’ and CTOMIPCCLR or CTOMIPCACK bit has not been
written with a ‘1’.
4
IPC5
0
CTOMIPCFLG Flag 5. C28 to M3 core IPC flag 5 status. The bit is ‘1’ if the corresponding
CTOMIPCSET bit has been written with a ‘1’ and CTOMIPCCLR or CTOMIPCACK bit has not been
written with a ‘1’.
3
IPC4
0
CTOMIPCFLG Interrupt 4. C28 to M3 IPC interrupt 4 status flag. The bit is ‘1’ if the corresponding
CTOMIPCSET bit has been written with a ‘1’ and CTOMIPCCLR or CTOMIPCACK bit has not been
written with a ‘1’
2
IPC3
0
CTOMIPCFLG Interrupt 3. C28 to M3 IPC interrupt 3 status flag. The bit is ‘1’ if the corresponding
CTOMIPCSET bit has been written with a ‘1’ and CTOMIPCCLR or CTOMIPCACK bit has not been
written with a ‘1’
1
IPC2
0
CTOMIPCFLG Interrupt 2. C28 to M3 IPC interrupt 2 status flag. The bit is ‘1’ if the corresponding
CTOMIPCSET bit has been written with a ‘1’ and CTOMIPCCLR or CTOMIPCACK bit has not been
written with a ‘1’
0
IPC1
0
CTOMIPCFLG Interrupt 1. C28 to M3 IPC interrupt 1 status flag. The bit is ‘1’ if the corresponding
CTOMIPCSET bit has been written with a ‘1’ and CTOMIPCCLR or CTOMIPCACK bit has not been
written with a ‘1’
1.13.12.4 MTOCIPCACK Register
Figure 1-168. MTOCIPCACK Register
31
30
29
28
27
26
25
24
IPC32
IPC31
IPC30
IPC29
IPC28
IPC27
IPC26
IPC25
W-0
W-0
W-0
W-0
W-0
W-0
W-0
W-0
23
22
21
20
19
18
17
16
IPC24
IPC23
IPC22
IPC21
IPC20
IPC19
IPC18
IPC17
W-0
W-0
W-0
W-0
W-0
W-0
W-0
W-0
15
14
13
12
11
10
9
8
IPC16
IPC15
IPC14
IPC13
IPC12
IPC11
IPC10
IPC9
W-0
W-0
W-0
W-0
W-0
W-0
W-0
W-0
7
6
5
4
3
2
1
0
IPC8
IPC7
IPC6
IPC5
IPC4
IPC3
IPC2
IPC1
W-0
W-0
W-0
W-0
W-0
W-0
W-0
W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset