Ch1 Period
200 ns
SPICLK
SPISIMO
SPI Registers and Waveforms
974
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
C28 Serial Peripheral Interface (SPI)
Figure 12-26. CLOCK POLARITY = 0, CLOCK PHASE = 1 (All data transitions are during the rising edge,
but delayed by half clock cycle. Inactive level is low.)