General-Purpose Input/Output (GPIO)
359
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
General-Purpose Input/Output (GPIO)
4.1.6.18 GPIO Alternate Peripheral Select (GPIOAPSEL) Register, offset 0x530
The GPIOAPSEL register is used to access the M3 GPIO alternate peripheral muxing options. When
these bits are set, values of 0x0 - 0xF are valid values in the GPIOPCTL PMCx bit fields. See
for alternate muxing options.
Figure 4-21. GPIO Alternate Peripheral Select (GPIOAPSEL) Register
31
16
Reserved
R-0
15
8
Reserved
R-0
7
6
5
4
3
2
1
0
APSEL7
APSEL6
APSEL5
APSEL4
APSEL3
APSEL2
APSEL1
APSEL0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 4-23. GPIO Alternate Peripheral Select (GPIOAPSEL) Register Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
Reserved
7
APSEL7
Alternate peripheral select 7
0
Alternate peripheral mode disabled
1
Alternate peripheral mode enable
6
APSEL6
Alternate peripheral select 6
0
Alternate peripheral mode disabled
1
Alternate peripheral mode enable
5
APSEL5
Alternate peripheral select 5
0
Alternate peripheral mode disabled
1
Alternate peripheral mode enable
4
APSEL4
Alternate peripheral select 4
0
Alternate peripheral mode disabled
1
Alternate peripheral mode enable
3
APSEL3
Alternate peripheral select 3
0
Alternate peripheral mode disabled
1
Alternate peripheral mode enable
2
APSEL2
Alternate peripheral select 2
0
Alternate peripheral mode disabled
1
Alternate peripheral mode enable
1
APSEL1
Alternate peripheral select 1
0
Alternate peripheral mode disabled
1
Alternate peripheral mode enable
0
APSEL0
Alternate peripheral select 0
Alternate peripheral mode disabled
Alternate peripheral mode enable