NVIC Register Descriptions
1624
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Cortex-M3 Peripherals
25.5.22 Interrupt 32-63 Active Bit (ACTIVE1) Register, offset 0x304
The Interrupt 32-63 Active Bit (ACTIVE1) register indicates which interrupts are active. Bit 0 corresponds
to Interrupt 32; bit 31 corresponds to Interrupt 63. See the
Cortex-M3 Processor
chapter for interrupt
assignments.
Note:
This register can only be accessed from privileged mode.
Caution:
Do not manually set or clear the bits in this register.
Figure 25-26. Interrupt 32-63 Active Bit (ACTIVE1) Register
31
0
INT
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 25-32. Interrupt 32-54 Active Bit (ACTIVE1) Register Field Descriptions
Bit
Field
Value
Description
31-0
INT
Interrupt Active
0
The corresponding interrupt is not active.
1
The corresponding interrupt is active, or active and pending.
25.5.23 Interrupt 64-95 Active Bit (ACTIVE2) Register, offset 0x308
The Interrupt 64-95 Active Bit (ACTIVE2) register indicates which interrupts are active. Bit 0 corresponds
to Interrupt 64; bit 31 corresponds to Interrupt 95. See the
Cortex-M3 Processor
chapter for interrupt
assignments.
Note:
This register can only be accessed from privileged mode.
Caution:
Do not manually set or clear the bits in this register.
Figure 25-27. Interrupt 64-95 Active Bit (ACTIVE2) Register
31
0
INT
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 25-33. Interrupt 64-95 Active Bit (ACTIVE2) Register Field Descriptions
Bit
Field
Value
Description
31-0
INT
Interrupt Active
0
The corresponding interrupt is not active.
1
The corresponding interrupt is active, or active and pending.
25.5.24 Interrupt 96-127 Active Bit (ACTIVE3) Register, offset 0x30C
The Interrupt 96-127 Active Bit (ACTIVE3) register indicates which interrupts are active. Bit 0 corresponds
to Interrupt 96; bit 31 corresponds to Interrupt 127. See the
Cortex-M3 Processor
chapter for interrupt
assignments.
Note:
This register can only be accessed from privileged mode.
Caution:
Do not manually set or clear the bits in this register.