C28 General-Purpose Input/Output (GPIO)
423
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
General-Purpose Input/Output (GPIO)
4.2.7.35 GPIO Trip Input Select (GPTRIPxSEL) Register
The GPIO Trip Input Select (GPTRIPxSEL) register is shown and described in the figure and table below.
Figure 4-76. GPIO Trip Input Select Register (GPTRIPxSEL)
15
6
5
0
Reserved
GPTRIPxSEL
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
(1)
This register is EALLOW protected.
Table 4-94. GPIO Trip Input Select Register (GPTRIPxSEL) Field Descriptions
Bits
Field
Value
Description
(1)
15-6
Reserved
Reserved
5-0
GPTRIPxSEL
Select GPIO input for GPTRIP signal: .
000000
Select the GPIO0
000001
Select the GPIO1
. . .
. . .
111110
Select the GPIO62
111111
Select the GPIO63
Note:
There are 12 GPTRIP select registers and each has a specific input signal associated with it.
shows the input signal mapping.
Table 4-95. GPTRIP Input Signals
Register
GPTRIP Input Signals
GPTRIP1SEL
TZ1n and TRIPIN1
GPTRIP2SEL
TZ2n, ADCEXTTRIG, and TRIPIN2
GPTRIP3SEL
TZ3n and TRIPIN3
GPTRIP4SEL
XINT1 and TRIPIN4
GPTRIP5SEL
XINT2 and TRIPIN5
GPTRIP6SEL
XINT3 and TRIPIN6
GPTRIP7SEL
ECAP1 and TRIPIN7
GPTRIP8SEL
ECAP2 and TRIPIN8
GPTRIP9SEL
ECAP3 and TRIPIN9
GPTRIP10SEL
ECAP4 and TRIPIN10
GPTRIP11SEL
ECAP5 and TRIPIN11
GPTRIP12SEL
ECAP6 and TRIPIN12
4.2.7.36 GPIO Low Power Mode Wakeup Select 1 (GPIOLPMSEL1) Register
The GPIO Low Power Mode Wakeup Select 1 (GPIOLPMSEL1) register is shown and described in the
figure and table below.