Register Descriptions
1308
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Universal Serial Bus (USB) Controller
Table 18-10. USB Transmit Interrupt Status Register (USBTXIE) Field Descriptions (continued)
Bit
Field
Value
Description
5
EP5
TX Endpoint 5 Interrupt Enable
0
The EP5 transmit interrupt is suppressed and not sent to the interrupt controller.
1
An interrupt is sent to the interrupt controller when the EP5 bit in the USBTXIS register is set.
4
EP4
TX Endpoint 4 Interrupt Enable
0
The EP4 transmit interrupt is suppressed and not sent to the interrupt controller.
1
An interrupt is sent to the interrupt controller when the EP4 bit in the USBTXIS register is set.
3
3P3
TX Endpoint 3 Interrupt Enable
0
The EP3 transmit interrupt is suppressed and not sent to the interrupt controller.
1
An interrupt is sent to the interrupt controller when the EP3 bit in the USBTXIS register is set.
2
EP2
TX Endpoint 2 Interrupt Enable
0
The EP2 transmit interrupt is suppressed and not sent to the interrupt controller.
1
An interrupt is sent to the interrupt controller when the EP2 bit in the USBTXIS register is set.
1
EP1
TX Endpoint 1 Interrupt Enable
0
The EP1 transmit interrupt is suppressed and not sent to the interrupt controller.
1
An interrupt is sent to the interrupt controller when the EP1 bit in the USBTXIS register is set.
0
EP0
TX and RX Endpoint 0 Interrupt Enable
0
The EP0 transmit and receive interrupt is suppressed and not sent to the interupt controller.
1
An interrupt is sent to the interrupt controller when the EP0 bit in the USBTXIS register is set.