17
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Contents
19.6.16
Ethernet MAC Timer Support (MACTS) Register, offset 0x03C
.......................................
19.7
MII Management Register Descriptions
..............................................................................
19.7.1
Ethernet PHY Management Register 0 – Control (MR0) Register, address 0x00
....................
19.7.2
Ethernet PHY Management Register 1 – Status (MR1) Register, address 0x01
.....................
19.7.3
Ethernet PHY Management Register 2 – PHY Identifier 1 (MR2) Register , address 0x02
.........
19.7.4
Ethernet PHY Management Register 3 – PHY Identifier 2 (MR3) Register, address 0x03
.........
19.7.5
Ethernet PHY Management Register 4 – Auto-Negotiation Advertisement (MR4) Register,
address 0x04
....................................................................................................
19.7.6
Ethernet PHY Management Register 5 – Auto-Negotiation Link Partner Base Page Ability (MR5)
Register, address 0x05
........................................................................................
19.7.7
Ethernet PHY Management Register 6 – Auto-Negotiation Expansion (MR6) Register, address
0x06
..............................................................................................................
20
M3 Synchronous Serial Interface (SSI)
...............................................................................
20.1
Introduction
...............................................................................................................
20.2
Features
..................................................................................................................
20.2.1
SSI Block Diagram
............................................................................................
20.3
Functional Description
..................................................................................................
20.3.1
Bit Rate Generation
...........................................................................................
20.3.2
FIFO Operation
................................................................................................
20.3.3
Interrupts
.......................................................................................................
20.3.4
Frame Formats
................................................................................................
20.3.5
DMA Operation
................................................................................................
20.4
Initialization and Configuration
.........................................................................................
20.5
SSI Registers
............................................................................................................
20.5.1
SSI Base Addresses
..........................................................................................
20.5.2
SSI_REGS Registers
.........................................................................................
21
M3 Universal Asynchronous Receivers/Transmitters (UARTs)
..............................................
21.1
Introduction
...............................................................................................................
21.2
Block Diagram
...........................................................................................................
21.3
Functional Description
..................................................................................................
21.3.1
Transmit/Receive Logic
......................................................................................
21.3.2
Baud-Rate Generation
........................................................................................
21.3.3
Data Transmission
............................................................................................
21.3.4
Serial IR (SIR)
.................................................................................................
21.3.5
ISO 7816 Support
.............................................................................................
21.3.6
LIN Support
....................................................................................................
21.3.7
FIFO Operation
................................................................................................
21.3.8
Interrupts
.......................................................................................................
21.3.9
Loopback Operation
..........................................................................................
21.3.10
DMA Operation
...............................................................................................
21.4
M3 UART4 to C28 SCI-A Internal Loopback
........................................................................
21.4.1
Loopback Initialization and Configuration
..................................................................
21.5
Initialization and Configuration
.........................................................................................
21.6
Register Map
.............................................................................................................
21.7
Register Descriptions
...................................................................................................
21.7.1
UART Data Register (UARTDR), offset 0x000
............................................................
21.7.2
UART Receive Status/Error Clear Register (UARTRSR/UARTECR), offset 0x004
..................
21.7.3
UART Flag Register (UARTFR), offset 0x018
.............................................................
21.7.4
UART IrDA Low-Power Register (UARTILPR), offset 0x020
............................................
21.7.5
UART Integer Baud-Rate Divisor Register (UARTIBRD), offset 0x024
................................
21.7.6
UART Fractional Baud-Rate Divisor Register (UARTFBRD), offset 0x028
...........................
21.7.7
UART Line Control Register (UARTLCRH), offset 0x02C
...............................................
21.7.8
UART Control Register (UARTCTL), offset 0x030
........................................................