67
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Tables
13-6.
SCI Interrupt Flags
........................................................................................................
13-7.
SCIA Registers
............................................................................................................
13-8.
SCIB Registers
............................................................................................................
13-9.
SCI Communication Control Register (SCICCR) Field Descriptions
...............................................
13-10. SCI Control Register 1 (SCICTL1) Field Descriptions
...............................................................
13-11. Baud-Select Register Field Descriptions
..............................................................................
13-12. SCI Control Register 2 (SCICTL2) Field Descriptions
...............................................................
13-13. SCI Receiver Status Register (SCIRXST) Field Descriptions
.....................................................
13-14. SCI Receive Data Buffer Register (SCIRXBUF) Field Descriptions
..............................................
13-15. SCI FIFO Transmit (SCIFFTX) Register Field Descriptions
.......................................................
13-16. SCI FIFO Receive (SCIFFRX) Register Field Descriptions
.......................................................
13-17. SCI FIFO Control (SCIFFCT) Register Field Descriptions
.........................................................
13-18. SCI Priority Control Register (SCIPRI) Field Descriptions
.........................................................
14-1.
Operating Modes of the I2C Module
..................................................................................
14-2.
Ways to Generate a NACK Bit
........................................................................................
14-3.
Descriptions of the Basic I2C Interrupt Requests
...................................................................
14-4.
I2C Module Registers
...................................................................................................
14-5.
I2C Mode Register (I2CMDR) Field Descriptions
...................................................................
14-6.
Master-Transmitter/Receiver Bus Activity Defined by the RM, STT, and STP Bits of I2CMDR
..............
14-7.
How the MST and FDF Bits of I2CMDR Affect the Role of the TRX Bit of I2CMDR
...........................
14-8.
I2C Extended Mode Register (I2CEMDR) Field Descriptions
.....................................................
14-9.
I2C Interrupt Enable Register (I2CIER) Field Descriptions
........................................................
14-10. I2C Status Register (I2CSTR) Field Descriptions
...................................................................
14-11. I2C Interrupt Source Register (I2CISRC) Field Descriptions
......................................................
14-12. I2C Prescaler Register (I2CPSC) Field Descriptions
...............................................................
14-13. I2C Clock Low-Time Divider Register (I2CCLKL) Field Description
..............................................
14-14. I2C Clock High-Time Divider Register (I2CCLKH) Field Description
.............................................
14-15. Dependency of Delay d on the Divide-Down Value IPSC
.........................................................
14-16. I2C Slave Address Register (I2CSAR) Field Descriptions
.........................................................
14-17. I2C Own Address Register (I2COAR) Field Descriptions
..........................................................
14-18. I2C Data Count Register (I2CCNT) Field Descriptions
.............................................................
14-19. I2C Data Receive Register (I2CDRR) Field Descriptions
..........................................................
14-20. I2C Data Transmit Register (I2CDXR) Field Descriptions
.........................................................
14-21. I2C Transmit FIFO Register (I2CFFTX) Field Descriptions
........................................................
14-22. I2C Receive FIFO Register (I2CFFRX) Field Descriptions
........................................................
15-1.
McBSP Interface Pins/Signals
.........................................................................................
15-2.
Register Bits That Determine the Number of Phases, Words, and Bits
.........................................
15-3.
Interrupts and DMA Events Generated by a McBSP
...............................................................
15-4.
Effects of DLB and CLKSTP on Clock Modes
.......................................................................
15-5.
Choosing an Input Clock for the Sample Rate Generator with the SCLKME and CLKSM Bits
..............
15-6.
Polarity Options for the Input to the Sample Rate Generator
....................................................
15-7.
Input Clock Selection for Sample Rate Generator
..................................................................
15-8.
Block - Channel Assignment
...........................................................................................
15-9.
2-Partition Mode
.........................................................................................................
15-10. 8-Partition mode
.........................................................................................................
15-11. Receive Channel Assignment and Control With Eight Receive Partitions
.......................................
15-12. Transmit Channel Assignment and Control When Eight Transmit Partitions Are Used
.......................
15-13. Selecting a Transmit Multichannel Selection Mode With the XMCM Bits
........................................
15-14. Bits Used to Enable and Configure the Clock Stop Mode
.........................................................