System Control Registers
223
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-105. System Clock Divider (SYSDIVSEL) Register Field Descriptions
Bit
Field
Value
Description
31-2
Reserved
Reserved
1-0
SYSDIVSEL
System Clock Divide Select
This bit selects between /8, /4, /2 and /1 for PLLSYSCLK (CLKIN to the C28 CPU as well as input
clock to the M3 subsystem and CIB clock pre-scalers). This clock is referred to as the C28 SS
clock. The configuration of the SYSDIVSEL bits is as follows.
00
Select C28 CLKIN Divide By 1 of PLLSYSCLK
01
Select C28 CLKIN Divide By 2 of PLLSYSCLK
10
Select C28 CLKIN Divide By 4 of PLLSYSCLK
11
Select C28 CLKIN Divide By 8 (at reset) of PLLSYSCLK
1.13.7.3 System PLL Lock Status (SYSPLLSTS) Register
Figure 1-95. System PLL Lock Status (SYSPLLSTS) Register
31
2
1
0
Reserved
SPLLSLIP
S
SYSPLLLO
CKS
R-0:0
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-106. System PLL Lock Status (SYSPLLSTS) Register Field Descriptions
Bit
Field
Value
Description
31-2
Reserved
Reserved
1
SPLLSLIPS
System PLL Out-of-Range Status
This bit indicates whether the PLL is out of lock range.
Note:
If a PLL out-of-lock condition is detected then an interrupt is generated to the NVIC; software
can decide to relock the PLL or switch to PLL bypass mode in the interrupt handler.
0
System PLL is not out of lock
1
System PLL is out of lock
0
SYSPLLLOCKS
System PLL Lock Status
This bit indicates whether the PLL is locked or not.
0
System PLL is not locked
1
System PLL is locked
1.13.7.4 Master Subsystem Clock Divider (M3SSDIVSEL) Register
Figure 1-96. Master Subsystem Clock Divider (M3SSDIVSEL) Register
31
2
1
0
Reserved
M3SSDIVSEL
R-0:0
R/W-10
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset