Registers
770
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
C28 Enhanced Pulse Width Modulator (ePWM) Module
Table 7-70. Digital Compare Filter Control Register (DCFCTL) Field Descriptions (continued)
Bit
Field
Value
Description
5-4
PULSESEL
Pulse Select For Blanking & Capture Alignment
00
Time-base counter equal to period (TBCTR = TBPRD)
01
Time-base counter equal to zero (TBCTR = 0x00)
10
Reserved
11
Reserved
3
BLANKINV
Blanking Window Inversion
0
Blanking window not inverted
1
Blanking window inverted
2
BLANKE
Blanking Window Enable/Disable
0
Blanking window is disabled
1
Blanking window is enabled
1-0
SRCSEL
Filter Block Signal Source Select
00
Source Is DCAEVT1 Signal
01
Source Is DCAEVT2 Signal
10
Source Is DCBEVT1 Signal
11
Source Is DCBEVT2 Signal
Figure 7-121. Digital Compare Capture Control Register (DCCAPCTL)
15
8
Reserved
R-0
7
2
1
0
Reserved
SHDWMODE
CAPE
R-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 7-71. Digital Compare Capture Control Register (DCCAPCTL) Field Descriptions
Bit
Field
Value
Description
15-2
Reserved
Reserved
1
SHDWMODE
TBCTR Counter Capture Shadow Select Mode
0
Enable shadow mode. The DCCAP active register is copied to shadow register on a TBCTR =
TBPRD or TBCTR = zero event as defined by the DCFCTL[PULSESEL] bit. CPU reads of the
DCCAP register will return the shadow register contents.
1
Active Mode. In this mode the shadow register is disabled. CPU reads from the DCCAP register will
always return the active register contents.
0
CAPE
TBCTR Counter Capture Enable/Disable
0
Disable the time-base counter capture.
1
Enable the time-base counter capture.
Figure 7-122. Digital Compare Counter Capture Register (DCCAP)
15
0
DCCAP
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset