RAM Control Module Registers
469
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
Table 5-49. C28x Sx SHRAM Configuration Register 1 (CSxSRCR1) Field Descriptions (continued)
Bit
Field
Value
Description
16
FETCHPROTS2
CPU Fetch Protection S2
0
C28x CPU Fetch allowed from S2 RAM block.
1
C28x CPU Fetch not allowed from S2 RAM block.
15-11
Reserved
Reserved
10
CPUWRPROTS1
CPU Write Protection S1
0
C28x CPU write allowed to S1 RAM block.
1
C28x CPU write not allowed to S1 RAM block.
9
DMAWRPROTS1
DMA Write Protection S1
0
C28x DMA write allowed to S1 RAM block.
1
C28x DMA write not allowed to S1 RAM block.
8
FETCHPROTS1
CPU Fetch Protection S1
0
C28x CPU Fetch allowed from S1 RAM block.
1
C28x CPU Fetch not allowed from S1 RAM block.
7-3
Reserved
Reserved
2
CPUWRPROTS0
CPU Write Protection S0
0
C28x CPU write allowed to S0 RAM block.
1
C28x CPU write not allowed to S0 RAM block.
1
DMAWRPROTS0
DMA Write Protection S0
0
C28x DMA write allowed to S0 RAM block.
1
C28x DMA write not allowed to S0 RAM block.
0
FETCHPROTS0
CPU Fetch Protection S0
0
C28x CPU Fetch allowed from S0 RAM block.
1
C28x CPU Fetch not allowed from S0 RAM block.
5.2.3.5
C28x Sx SHRAM Configuration Register 2 (CSxSRCR2)
Figure 5-45. C28x Sx SHRAM Configuration Register 2 (CSxSRCR2)
31
27
26
25
24
Reserved
CPUWRPROT
S7
DMAWRPROT
S7
FETCHPROTS
7
R-0
R/W-0
R/W-0
R/W-0
23
19
18
17
16
Reserved
CPUWRPROT
S6
DMAWRPROT
S6
FETCHPROTS
6
R-0
R/W-0
R/W-0
R/W-0
15
11
10
9
8
Reserved
CPUWRPROT
S5
DMAWRPROT
S5
FETCHPROTS
5
R-0
R/W-0
R/W-0
R/W-0
7
3
2
1
0
Reserved
CPUWRPROT
S4
DMAWRPROT
S4
FETCHPROTS
4
R-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset