General-Purpose Input/Output (GPIO)
368
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
General-Purpose Input/Output (GPIO)
Table 4-35. GPIO PrimeCell Identification 2 (GPIOPCellID2) Register Register Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
Reserved
7-0
CID2
GPIO PrimeCell ID Register [23:16]. Provides software a standard cross-peripheral identification
system.
4.1.6.31 GPIO PrimeCell Identification 3 (GPIOPCellID3), offset 0xFFC
The GPIOPCellID0, GPIOPCellID1, GPIOPCellID2, and GPIOPCellID3 registers are four 8-bit wide
registers, that can conceptually be treated as one 32-bit register. The register is used as a standard cross-
peripheral identification system.
Figure 4-34. GPIO PrimeCell Identification 3 (GPIOPCellID3) Register
31
16
Reserved
R-0
15
8
7
0
Reserved
CID3
R-0
R-0xB1
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 4-36. GPIO PrimeCell Identification 3 (GPIOPCellID3) Register Register Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
Reserved
7-0
CID3
GPIO PrimeCell ID Register [31:24]. Provides software a standard cross-peripheral identification
system.