System Control Registers
220
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-99. Missing Clock Force (MCLKFRCCLR) Register Field Descriptions
Bit
Field
Value
Description
31-17
Reserved
Reserved
16
MCLKCLR
Missing Clock Status Flag
Write "1" to this bit to clear the MCLKFLG bit in the MCLKSTAT register. Always reads "0".
Note:
Hardware should switch the clock source to the oscillator reference clock input only when the
missing clock condition is cleared by software.
0
MCLKSTS remains in the same state.
1
Clear MCLKSTS to "0".
15-1
Reserved
Reserved
0
REFCLKOFF
Reference Clock Off
Setting this bit will switch off reference clocks to the missing clock detection circuit, thereby forcing
a clock missing condition in the design. Used for software development and test.
0
Enable reference clock input to the missing clock logic.
1
Force reference clock off to the missing clock logic.
1.13.6.5 Missing Clock Enable (MCLKEN) Register
Figure 1-89. Missing Clock Enable (MCLKEN) Register
31
16
Reserved
R-0:0
15
9
8
Reserved
MCLKNMIEN
R-0:0
R/W-1
7
0
Reserved
R-0:0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-100. Missing Clock Enable (MCLKEN) Register Field Descriptions
Bit
Field
Value
Description
31-9
Reserved
Reserved
8
MCLKNMIEN
Missing Clock NMI Enable
When set, the missing clock logic will generate an NMI input to the M3 and C28 CPUs when a
clock missing condition is detected.
This bit can be used along with REFCLKOFF bit to test software and debug.
0
Missing clock detection will not generate an NMI to the M3 and C28 CPUs.
1
Missing clock NMI will be sent to the M3 and C28 CPUs.
7-0
Reserved
Reserved
1.13.6.6 Missing Clock Reference Limit (MCLKLIMIT) Register
Figure 1-90. Missing Clock Reference Limit (MCLKLIMIT) Register
31
16
Reserved
R-0:0
15
8
7
0
REFCLKHILIMIT
REFCLKLOLIMIT
R/W-0x7A
R/W-0x2
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset