48
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Figures
21-17. UART Interrupt Mask (UARTIM) Register
............................................................................
21-18. UART Raw Interrupt Status (UARTRIS) Register
...................................................................
21-19. UART Masked Interrupt Status (UARTMIS) Register
..............................................................
21-20. UART Interrupt Clear (UARTICR) Register
..........................................................................
21-21. UART DMA Control (UARTDMACTL) Register
.....................................................................
21-22. UART LIN Control (UARTLCTL) Register
............................................................................
21-23. UART LIN Snap Shot (UARTLSS) Register
.........................................................................
21-24. UART LIN Timer (UARTLTIM) Register
..............................................................................
21-25. UART Peripheral Identification 4 (UARTPeriphID4) Register
.....................................................
21-26. UART Peripheral Identification 5 (UARTPeriphID5) Register
.....................................................
21-27. UART Peripheral Identification 6 (UARTPeriphID6) Register
.....................................................
21-28. UART Peripheral Identification 7 (UARTPeriphID7) Register
.....................................................
21-29. UART Peripheral Identification 0 (UARTPeriphID0) Register
.....................................................
21-30. UART Peripheral Identification 1 (UARTPeriphID1) Register
.....................................................
21-31. UART Peripheral Identification 2 (UARTPeriphID2) Register
.....................................................
21-32. UART Peripheral Identification 3 (UARTPeriphID3) Register
.....................................................
21-33. UART PrimeCell Identification 0 (UARTPCellID0) Register
.......................................................
21-34. UART PrimeCell Identification 1 (UARTPCellID1) Register
.......................................................
21-35. UART PrimeCell Identification 2 (UARTPCellID2) Register
.......................................................
21-36. UART PrimeCell Identification 3 (UARTPCellID3) Register
.......................................................
22-1.
I2C Block Diagram
......................................................................................................
22-2.
I2C Bus Configuration
..................................................................................................
22-3.
START and STOP Conditions
.........................................................................................
22-4.
Complete Data Transfer with a 7-Bit Address
.......................................................................
22-5.
R/S Bit in First Byte
.....................................................................................................
22-6.
Data Validity During Bit Transfer on the I2C Bus
...................................................................
22-7.
Master Single TRANSMIT
..............................................................................................
22-8.
Master Single RECEIVE
................................................................................................
22-9.
Master TRANSMIT with Repeated START
..........................................................................
22-10. Master RECEIVE with Repeated START
............................................................................
22-11. Master RECEIVE with Repeated START after TRANSMIT with Repeated START
............................
22-12. Master TRANSMIT with Repeated START after RECEIVE with Repeated START
............................
22-13. Slave Command Sequence
............................................................................................
22-14. I2C Master Slave Address (I2CMSA) Register
......................................................................
22-15. I2C Master Control/Status (I2CMCS) (Read-Only) Register
......................................................
22-16. I2C Master Control/Status (I2CMCS) (Write-Only) Register
......................................................
22-17. I2C Master Data (I2CMDR) Register
.................................................................................
22-18. I2C Master Timer Period (I2CMTPR) Register
......................................................................
22-19. I2C Master Interrupt Mask (I2CMIMR) Register
.....................................................................
22-20. I2C Master Raw Interrupt Status (I2CMRIS) Register
..............................................................
22-21. I2C Master Masked Interrupt Status (I2CMMIS) Register
.........................................................
22-22. I2C Master Interrupt Clear (I2CMICR) Register
.....................................................................
22-23. I2C Master Configuration (I2CMCR) Register
.......................................................................
22-24. I2C Slave Own Address (I2CSOAR) Register
.......................................................................
22-25. I2C Slave Control/Status (I2CSCSR) Register (Read-Only)
......................................................
22-26. I2C Slave Control/Status (I2CSCSR) Register (Write-Only)
.......................................................
22-27. I2C Slave Data (I2CSDR) Register
...................................................................................
22-28. I2C Slave Interrupt Mask (I2CSIMR) Register
......................................................................
22-29. I2C Slave Raw Interrupt Status (I2CSRIS) Register
................................................................