RAM Control Module Registers
452
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
5.2.1.12 MTOC_MSG_RAM INITDONE Register (MTOCRINITDONE)
Figure 5-15. MTOC_MSG_RAM INITDONE Register (MTOCRINITDONE)
31
1
0
Reserved
RAMINITDONE
MTOCMSGRAM
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-20. MTOC_MSG_RAM INITDONE Register (MTOCRINITDONE) Field Descriptions
Bit
Field
Value
Description
31-1
Reserved
Reserved
0
RAMINITDONE
MTOCMSGRAM
RAM Initialization Status when RAMINIT is Set for MTOC_MSG_RAM Block
0
RAM initialization is not finished for MTOC_MSG_RAM block.
1
RAM initialization is done for MTOC_MSG_RAM block. MTOC_MSG_RAM can be accessed by M3
CPU/µDMA.
This status bit gets cleared when the RAMINIT bit is set for CMTOC_MSG_RAM block.
5.2.2 M3 RAM Error Registers
5.2.2.1
M3 CPU Uncorrectable Write Error Address Register (MCUNCWEADDR)
Figure 5-16. M3 CPU Uncorrectable Write Error Address Register (MCUNCWEADDR)
31
0
MCUNCWEADDR
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-21. M3 CPU Uncorrectable Write Error Address Register (MCUNCWEADDR) Field
Descriptions
Bit
Field
Value
Description
31-0
MCUNCWEADD
R
This register contains the address where uncorrectable error occurs during M3 CPU byte writes.
Only the address coresponding to the last error is stored.
5.2.2.2
M3 µDMA Uncorrectable Write Error Address Register (MDUNCWEADDR)
Figure 5-17. M3 µDMA Uncorrectable Write Error Address Register (MDUNCWEADDR)
31
0
MDUNCWEADDR
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-22. M3 µDMA Uncorrectable Write Error Address Register (MDUNCWEADDR) Field
Descriptions
Bit
Field
Value
Description
31-0
MDUNCWEADD
R
This register contains the address where uncorrectable error occurs during M3 µDMA byte writes.
Only the address coresponding to the last error is stored.