General-Purpose Input/Output (GPIO)
341
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
General-Purpose Input/Output (GPIO)
Table 4-2. GPIO Pins and Alternate Mode Functions (continued)
Digital Function (GPIOPCTL PMCx Bit Field Encoding)
PH5_GPIO53
U3Rx
PH6_GPIO54
MII_TXEN
SSI0Tx
PH7_GPIO55
MII_TXCK
SSI0Rx
PJ0_GPIO56
SSI0Clk
PJ1_GPIO57
MII_RXDV
SSI0Fss
PJ2_GPIO58
MII_RXCK
SSI0Clk
U0Tx
PJ3_GPIO59
MII_MDC
SSI0Fss
U0Rx
PJ4_GPIO60
MII_COL
SSI1Clk
PJ5_GPIO61
MII_CRS
SSI1Fss
PJ6_GPIO62
MII_PHYINTRn
U2Rx
PJ7_GPIO63/XCLKIN
MII_PHYRSTn
U2Tx
The M3 GPIO Mux also contains an alternate muxing mode. The proper bits in the Alternate Peripheral
Select (GPIOAPSEL) register must be set to access these muxing options. The Digital Function
(GPIOPCTL) register can then be used to select the mux option.
4.1.3 Functional Description
Each GPIO port is a separate hardware instantiation of the same physical block (see
). The
microcontroller contains nine ports and therefore nine of these physical GPIO blocks. Note that not all pins
may be implemented on every block. Some GPIO pins can function as I/O signals for the on-chip
peripheral modules.