70
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Tables
16-17. DMA Status (DMASTAT) Register Field Descriptions
..............................................................
16-18. DMA Configuration (DMACFG) Register Field Descriptions
......................................................
16-19. DMA Channel Control Base Pointer (DMACTLBASE) Register Field Descriptions
............................
16-20. DMA Alternate Channel Control Base Pointer (DMAALTBASE) Register Field Descriptions
.................
16-21. DMA Channel Wait-on-Request Status (DMAWAITSTAT) Register Field Descriptions
.......................
16-22. DMA Channel Software Request (DMASWREQ) Register Field Descriptions
..................................
16-23. DMA Channel Useburst Set (DMAUSEBURSTSET) Register Field Descriptions
..............................
16-24. DMA Channel Useburst Clear (DMAUSEBURSTCLR) Register Field Descriptions
...........................
16-25. DMA Channel Request Mask Set (DMAREQMASKSET) Register Field Descriptions
........................
16-26. DMA Channel Request Mask Clear (DMAREQMASKCLR) Register Field Descriptions
......................
16-27. DMA Channel Enable Set (DMAENASET) Register Field Descriptions
.........................................
16-28. DMA Channel Enable Clear (DMAENACLR) Register Field Descriptions
.......................................
16-29. DMA Channel Primary Alternate Set (DMAALTSET) Register Field Descriptions
.............................
16-30. DMA Channel Primary Alternate Clear (DMAALTCLR) Register Field Descriptions
...........................
16-31. DMA Channel Priority Set (DMAPRIOSET) Register Field Descriptions
........................................
16-32. DMA Channel Priority Clear (DMAPRIOCLR) Register Field Descriptions
......................................
16-33. DMA Bus Error Clear (DMAERRCLR) Register Field Descriptions
..............................................
16-34. DMA Channel Assignment (DMACHALT) Register Field Descriptions
..........................................
16-35. DMA Channel Map Assignment (DMACHMAP0) Register Field Descriptions
..................................
16-36. DMA Channel Map Assignment (DMACHMAP1) Register Field Descriptions
..................................
16-37. DMA Channel Map Assignment (DMACHMAP2) Register Field Descriptions
..................................
16-38. DMA Channel Map Assignment (DMACHMAP3) Register Field Descriptions
..................................
16-39. DMA Peripheral Identification 1 (DMAPeriphID1) Register Field Descriptions
..................................
16-40. DMA Peripheral Identification 2 (DMAPeriphID2) Register Field Descriptions
..................................
16-41. DMA Peripheral Identification 3 (DMAPeriphID3) Register Field Descriptions
..................................
16-42. DMA Peripheral Identification 4 (DMAPeriphID4) Register Field Descriptions
..................................
16-43. DMA PrimeCell Identification 0 (DMAPCellID0) Register Field Descriptions
....................................
16-44. DMA PrimeCell Identification 1 (DMAPCellID1) Register Field Descriptions
....................................
16-45. DMA PrimeCell Identification 2 (DMAPCellID2) Register Field Descriptions
....................................
16-46. DMA PrimeCell Identification 3 (DMAPCellID3) Register Field Descriptions
....................................
17-1.
EPI SDRAM Signal Connections
......................................................................................
17-2.
CS CSCFG Encodings
....................................................................................
17-3.
Dual- and Quad- Chip Select Address Mappings
...................................................................
17-4.
Chip Select Configuration Register Assignment
....................................................................
17-5.
Capabilities of Host Bus 8 and Host Bus 16 Modes
................................................................
17-6.
EPI Host-Bus 8 Signal Connections
..................................................................................
17-7.
EPI Host-Bus 16 Signal Connections
.................................................................................
17-8.
Data Phase Wait State Programming
................................................................................
17-9.
EPI General-Purpose Signal Connections
...........................................................................
17-10. Control Subsystem Address Mapping
................................................................................
17-11. External Peripheral Interface (EPI) Register Map M3 Base Address: 0x400D_0000, C28x Base Address:
0x7C00
...................................................................................................................
17-12. C28x Base Address: 0x4430
..........................................................................................
17-13. Base Address 0x400F_ B930
.........................................................................................
17-14. EPI Configuration Register (EPICFG) Field Descriptions
..........................................................
17-15. EPI Main Baud Rate (EPIBAUD) Register Field Descriptions
.....................................................
17-16. EPI Main Baud Rate (EPIBAUD2) Register Field Descriptions
...................................................
17-17. EPI SDRAM Configuration (EPISDRAMCFG) Register Field Descriptions
.....................................
17-18. EPI Host-Bus 8 Configuration (EPIHB8CFG) Register Field Descriptions
......................................