SSI Registers
1425
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Synchronous Serial Interface (SSI)
Table 20-5. SSICR1 Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
2
MS
R/W
0h
SSI Master/Slave Select
This bit selects Master or Slave mode and can be modified only
when the SSI is disabled (SSE=0).
Value Description
0 The SSI is configured as a master.
1 The SSI is configured as a slave.
Reset type: PER.RESET
1
SSE
R/W
0h
SSI Synchronous Serial Port Enable
Value Description
0 SSI operation is disabled.
1 SSI operation is enabled.
This bit must be cleared before any control registers are
reprogrammed. The bit HSCLKEN in the SSICR1 register should be
set only after applying reset to the QSSI module and enabling the
QSSI by setting the SSE bit, and before any SSI data transfer. All
other bits in the SSICR1 register and all bits in SSICR0 register can
only be programmed when the SSE is clear.
Reset type: PER.RESET
0
LBM
R/W
0h
SSI Loopback Mode
Value Description
0 Normal serial port operation enabled.
1 Output of the transmit serial shift register is connected internally to
the input of the receive serial shift register.
Reset type: PER.RESET