Flash Registers
529
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
Table 5-122. Flash Read Interface Control Register (FRD_INTF_CTRL) Field Descriptions
Bit
Field
Value
Description
31-2
Reserved
0
Reserved
1
DATA_CACHE_E
N
Data cache enable.
0
A value of 0 disables the data cache.
1
A value of 1 enables the data cache.
0
PROG_CACHE_
EN
Prefetch enable.
0
A value of 0 disables program cache and prefetch mechanism.
1
A value of 1 enables program cache and prefetch mechanism.
5.4.4 Control Subsystem Flash ECC/Error Log Registers
5.4.4.1
ECC Enable Register (ECC_ENABLE)
Figure 5-119. ECC Enable Register (ECC_ENABLE)
31
4
3
0
Reserved
ENABLE
R-0
R/W-0xA
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-123. ECC Enable Register (ECC_ENABLE) Field Descriptions
Bit
Field
Value
Description
31-4
Reserved
0
Reserved
3-0
ENABLE
ECC enable. A value of 0xA would enable ECC. Any other value would disable ECC.
5.4.4.2
SIngle Error Address Register (SINGLE_ERR_ADDR)
Figure 5-120. SIngle Error Address Register (SINGLE_ERR_ADDR)
31
0
ERR_ADDR
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-124. SIngle Error Address Register (SINGLE_ERR_ADDR) Field Descriptions
Bit
Field
Value
Description
31-0
ERR_ADDR
Single bit error address. Address at which a single bit error occurred, aligned to a 128 bit boundary.
5.4.4.3
Uncorrectable Error Address Register (UNC_ERR_ADDR)
Figure 5-121. Uncorrectable Error Address Register (UNC_ERR_ADDR)
31
0
UNC_ERR_ADDR
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-125. Uncorrectable Error Address Register (UNC_ERR_ADDR) Field Descriptions
Bit
Field
Value
Description
31-0
UNC_ERR_ADD
R
Uncorrectable error address. Address at which un-correctable error occurred, aligned to a 128 bit
boundary.