Register Descriptions
1268
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
External Peripheral Interface (EPI)
Table 17-41. EPI Host-Bus 16 Configuration 4 Register (EPIHB16CFG4) Field Descriptions (continued)
Bit
Field
Value
Description
1-0
MODE
CS3 Host Bus Sub-Mode
This field determines which Host Bus 16 sub-mode to use for CS3 in multiple chip-select mode.
Sub-mode use is determined by the connected external peripheral. See
for information
on how this bit field affects the operation of the EPI signals.
Note:
The CSBAUD bit must be set to enable this CS3 MODE field. If CSBAUD is clear, all chip
selects use the MODE configuration defined in the EPIHB16CFG register.
0x0
ADMUX – AD[15:0]
Data and Address are muxed.
0x1
ADNONMUX – D[15:0]
Data and address are separate. This mode is not practical in HB16 mode for normal peripherals
because there are generally not enough address bits available.
0x2
Continuous Read - D[15:0]
This mode is the same as ADNONMUX, but uses address switch for multiple reads instead of OE
strobing. This mode is not practical in HB16 mode for normal SRAMs because there are generally
not enough address bits available.
0x3
Reserved
17.11.29 EPI Host-Bus 8 Timing Extension (EPIHB8TIME), offset 0x310
NOTE:
: The MODE field in the EPICFG register determines which configuration is enabled. For
EPIHB8TIME to be valid, the MODE field must be 0x2.
Figure 17-56. EPI Host-Bus 8 Timing Extension Register (EPIHB8TIME) [offset 0x310]
31
26
25
24
23
16
Reserved
IRDYDLY
Reserved
R-0
R/W-0
R-0
15
14
13
12
11
5
4
3
1
0
Reserved
CAPWIDTH
Reserved
WRWSM
Reserved
RDWSM
R-0
R/W-0x2
R-0
R/W-0
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 17-42. EPI Host-Bus 8 Timing Extension Register (EPIHB8TIME) Field Descriptions
Bit
Field
Value
Description
31-26
Reserved
Reserved
25-24
IRDYDLY
CS0 Input Ready Delay
0x0
Reserved
0x1
Stall begins one EPI clocks past iRDY low being sampled on the rising edge of the EPIO clock.
0x2
Stall begins two EPI clocks past iRDY low being sampled on the rising edge of the EPIO clock
0x3
Stall begins three EPI clocks past iRDY low being sampled on the rising edge of the EPIO clock.
23-14
Reserved
Reserved
13-12
CAPWIDTH
CS0 Inter-transfer Capture Width
Controls the delay between Host-Bus transfers
0x0
Reserved
0x1
1 EPI clock
0x2
2 EPI clock
0x3
Reserved
11-5
Reserved
Reserved