System Control Registers
240
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-126. Sleep Mode Clock Gating Control Register 3 (SCGC3) Field Descriptions
Bit
Field
Value
Description
31-26
Reserved
Reserved
25
CAN1
CAN1 Clock Gating Control in Sleep Mode
This bit controls the clock gating for the CAN1 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
24
CAN0
CAN0 Clock Gating Control in Sleep Mode
This bit controls the clock gating for the CAN0 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
23-1
Reserved
Reserved
0
UART4
UART4 Clock Gating Control in Sleep Mode
This bit controls the clock gating for the UART4 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
1.13.7.24 Deep Sleep Mode Clock Gating Control Register 3 (DCGC3)
Figure 1-116. Deep Sleep Mode Clock Gating Control Register 3 (DCGC3)
31
26
25
24
23
16
Reserved
CAN1
CAN0
Reserved
R-0:0
R/W-0
R/W-0
R-0:0
15
1
0
Reserved
UART4
R-0:0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-127. Deep Sleep Mode Clock Gating Control Register 3 (DCGC3) Field Descriptions
Bit
Field
Value
Description
31-26
Reserved
Reserved
25
CAN1
CAN1 Clock Gating Control in Deep Sleep Mode
This bit controls the clock gating for the CAN1 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
24
CAN0
CAN0 Clock Gating Control in Deep Sleep Mode
This bit controls the clock gating for the CAN0 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
23-1
Reserved
Reserved
0
UART4
UART4 Clock Gating Control in Deep Sleep Mode
This bit controls the clock gating for the UART4 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
1.13.7.25 Deep Sleep Clock Configuration (DSLPCLKCFG) Register
NOTE:
M3 Watchdog 1 will be clocked by the deep sleep clock selected by the
DSLPCLKCFG.DSOSCSRC bits.