29
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Figures
4-64.
GPIO Port E Pullup Disable (GPEPUD)
...............................................................................
4-65.
Analog I/O DIR (AIODIR) Register
.....................................................................................
4-66.
GPIO Port A Data (GPADAT) Register
...............................................................................
4-67.
GPIO Port B Data (GPBDAT) Register
...............................................................................
4-68.
GPIO Port C Data (GPCDAT) Register
................................................................................
4-69.
GPIO Port E Data (GPEDAT) Register
................................................................................
4-70.
Analog I/O DAT (AIODAT) Register
....................................................................................
4-71.
GPIO Port A Set, Clear and Toggle (GPASET, GPACLEAR, GPATOGGLE) Registers
.......................
4-72.
GPIO Port B Set, Clear and Toggle (GPBSET, GPBCLEAR, GPBTOGGLE) Registers
.......................
4-73.
GPIO Port C Set, Clear and Toggle (GPCSET, GPCCLEAR, GPCTOGGLE) Registers
......................
4-74.
GPIO Port E Set, Clear and Toggle (GPESET, GPECLEAR, GPETOGGLE) Registers
.......................
4-75.
Analog I/O Toggle (AIOSET, AIOCLEAR, AIOTOGGLE) Register
................................................
4-76.
GPIO Trip Input Select Register (GPTRIPxSEL)
.....................................................................
4-77.
GPIO Low Power Mode Wakeup Select 1 (GPIOLPMSEL1) Register
............................................
4-78.
GPIO Low Power Mode Wakeup Select 2 (GPIOLPMSEL2) Register
............................................
5-1.
RAM Control
...............................................................................................................
5-2.
Shared RAM (Dedicated to Subsystem)
...............................................................................
5-3.
Shared RAM (Shared between Subsystems)
.........................................................................
5-4.
Cx DEDRAM Configuration Register 1 (CxDRCR1)
.................................................................
5-5.
Cx SHRAM Configuration Register 1 (CxSRCR1)
...................................................................
5-6.
Sx SHRAM Master Select Register (MSxMSEL)
.....................................................................
5-7.
M3 Sx SHRAM Configuration Register 1 (MSxSRCR1)
.............................................................
5-8.
M3 Sx SHRAM Configuration Register 2 (MSxSRCR2)
.............................................................
5-9.
M3TOC28_MSG_RAM Configuration Register (MTOCMSGRCR)
................................................
5-10.
Cx RAM Test and Initialization Register 1 (CxRTESTINIT1)
.......................................................
5-11.
M3 Sx RAM Test and Initialization Register 1 (MSxRTESTINIT1)
.................................................
5-12.
MTOC_MSG_RAM Test and Initialization Register (MTOCRTESTINIT)
..........................................
5-13.
Cx RAM INITDONE Register 1 (CxRINITDONE1)
...................................................................
5-14.
M3 Sx RAM INITDONE Register 1 (MSxRINITDONE1)
.............................................................
5-15.
MTOC_MSG_RAM INITDONE Register (MTOCRINITDONE)
.....................................................
5-16.
M3 CPU Uncorrectable Write Error Address Register (MCUNCWEADDR)
......................................
5-17.
M3 µDMA Uncorrectable Write Error Address Register (MDUNCWEADDR)
....................................
5-18.
M3 CPU Uncorrectable Read Error Address Register (MCUNCREADDR)
.......................................
5-19.
M3 µDMA Uncorrectable Read Error Address Register (MDUNCREADDR)
.....................................
5-20.
M3 CPU Corrected Read Error Address Register (MCPUCREADDR)
............................................
5-21.
M3 µDMA Corrected Read Error Address Register (MDMACREADDR)
..........................................
5-22.
M3 Uncorrectable Error Flag Register (MUEFLG)
...................................................................
5-23.
M3 Uncorrectable Error Force Register (MUEFRC)
.................................................................
5-24.
M3 Uncorrectable Error Flag Clear Register (MUECLR)
............................................................
5-25.
M3 Corrected Error Counter Register (MCECNTR)
..................................................................
5-26.
M3 Corrected Error Threshold Register (MCETRES)
................................................................
5-27.
M3 Corrected Error Threshold Exceeded Flag Register (MCEFLG)
...............................................
5-28.
M3 Corrected Error Threshold Exceeded Force Register (MCEFRC)
.............................................
5-29.
M3 Corrected Error Threshold Exceeded Flag Clear Register (MCECLR)
.......................................
5-30.
M3 Single Error Interrupt Enable Register (MCEIE)
.................................................................
5-31.
Non-Master Access Violation Flag Register (MNMAVFLG)
.........................................................
5-32.
Non-Master Access Violation Flag Clear Register (MNMAVCLR)
.................................................
5-33.
Master Access Violation Flag Register (MMAVFLG)
.................................................................
5-34.
Master Access Violation Flag Clear Register (MMAVCLR)
.........................................................