RAM Control Module Registers
458
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
5.2.2.11 M3 Corrected Error Threshold Register (MCETRES)
Figure 5-26. M3 Corrected Error Threshold Register (MCETRES)
31
16 15
0
Reserved
MCETRES
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-31. M3 Corrected Error Threshold Register (MCETRES) Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
Reserved
15-0
MCETRES
M3 CPU/µDMA Corrected Error Threshold Value
If MCECNTR = MCETRES, correctable error interrupt gets generated if it is enableds in the MCEIE
register.
5.2.2.12 M3 Corrected Error Threshold Exceeded Flag Register (MCEFLG)
Figure 5-27. M3 Corrected Error Threshold Exceeded Flag Register (MCEFLG)
31
1
0
Reserved
MCEFLG
R-0
M3 R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-32. M3 Corrected Error Threshold Exceeded Flag Register (MCEFLG) Field Descriptions
Bit
Field
Value
Description
31-1
Reserved
Reserved
0
MCEFLG
M3 CPU/µDMA Corrected Error Count Reached Flag
This status flag is set when corrected error count on M3 CPU or µDMA accesses becomes equal to
the M3 CPU/µDMA corrected error threshold.
Once this bit is set, it can be cleared by setting the corresponding error clear bit in the MCECLR
register.
5.2.2.13 M3 Corrected Error Threshold Exceeded Force Register (MCEFRC)
Figure 5-28. M3 Corrected Error Threshold Exceeded Force Register (MCEFRC)
31
1
0
Reserved
MCEFRC
R-0
R/W=1-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-33. M3 Corrected Error Threshold Exceeded Force Register (MCEFRC) Field Descriptions
Bit
Field
Value
Description
31-1
Reserved
Reserved
0
MCEFRC
M3 Correctable Error Flag Force. Any read to this bit returns a 0.
Setting this bit to 1 sets the MCEFLG flag in the MCEFLG register.