43
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Figures
16-19. DMA Channel Request Mask Clear (DMAREQMASKCLR) Register
............................................
16-20. DMA Channel Enable Set (DMAENASET) Register
................................................................
16-21. DMA Channel Enable Clear (DMAENACLR) Register
.............................................................
16-22. DMA Channel Primary Alternate Set (DMAALTSET) Register
....................................................
16-23. DMA Channel Primary Alternate Clear (DMAALTCLR) Register
.................................................
16-24. DMA Channel Priority Set (DMAPRIOSET) Register
...............................................................
16-25. DMA Channel Priority Clear (DMAPRIOCLR) Register
............................................................
16-26. DMA Bus Error Clear (DMAERRCLR) Register
.....................................................................
16-27. DMA Channel Assignment (DMACHALT) Register
.................................................................
16-28. DMA Channel Map Assignment (DMACHMAP0) Register
........................................................
16-29. DMA Channel Map Assignment (DMACHMAP1) Register
........................................................
16-30. DMA Channel Map Assignment (DMACHMAP2) Register
........................................................
16-31. DMA Channel Map Assignment (DMACHMAP3) Register
........................................................
16-32. DMA Peripheral Identification 0 (DMAPeriphID0) Register
........................................................
16-33. DMA Peripheral Identification 1 (DMAPeriphID1) Register
........................................................
16-34. DMA Peripheral Identification 2 (DMAPeriphID2) Register
........................................................
16-35. DMA Peripheral Identification 3 (DMAPeriphID3) Register
........................................................
16-36. DMA Peripheral Identification 4 (DMAPeriphID4) Register
........................................................
16-37. DMA PrimeCell Identification 0 (DMAPCellID0) Register
..........................................................
16-38. DMA PrimeCell Identification 1 (DMAPCellID1) Register
..........................................................
16-39. DMA PrimeCell Identification 2 (DMAPCellID2) Register
..........................................................
16-40. DMA PrimeCell Identification 3 (DMAPCellID3) Register
..........................................................
17-1.
EPI Block Diagram
......................................................................................................
17-2.
SDRAM Non-Blocking Read Cycle
...................................................................................
17-3.
SDRAM Normal Read Cycle
...........................................................................................
17-4.
SDRAM Write Cycle
....................................................................................................
17-5.
iRDY Access Stalls
......................................................................................................
17-6.
iRDY Signal Connection
................................................................................................
17-7.
Example Schematic for Muxed Host-Bus 16 Mode
.................................................................
17-8.
Host-Bus Read Cycle, MODE = 0x1, WRHIGH = 0, RDHIGH = 0, ALEHIGH = 1
.............................
17-9.
Host-Bus Write Cycle, MODE = 0x1, WRHIGH = 0, RDHIGH = 0, ALEHIGH = 1
.............................
17-10. Host-Bus Write Cycle with Multiplexed Address and Data, MODE = 0x0, WRHIGH = 0, RDHIGH = 0,
ALEHIGH = 1
............................................................................................................
17-11. Host-Bus Write Cycle with Multiplexed Address and Data and ALE with Dual or Quad CS
..................
17-12. Continuous Read Mode Accesses
....................................................................................
17-13. Write Followed by Read to External FIFO
...........................................................................
17-14. Two-Entry FIFO
..........................................................................................................
17-15. Single-Cycle Write Access, FRM50 = 0, FRMCNT = 0, WR2CYC = 0
..........................................
17-16. Two-Cycle Read, Write Accesses, FRM50 = 0, FRMCNT = 0, RD2CYC = 1, WR2CYC = 1
.................
17-17. Read Accesses, FRM50 = 0, FRMCNT = 0, RD2CYC = 1
........................................................
17-18. FRAME Signal Operation, FRM50 = 0 and FRMCNT = 0
.........................................................
17-19. FRAME Signal Operation, FRM50 = 0 and FRMCNT = 1
.........................................................
17-20. FRAME Signal Operation, FRM50 = 0 and FRMCNT = 2
.........................................................
17-21. FRAME Signal Operation, FRM50 = 1 and FRMCNT = 0
.........................................................
17-22. FRAME Signal Operation, FRM50 = 1 and FRMCNT = 1
.........................................................
17-23. FRAME Signal Operation, FRM50 = 1 and FRMCNT = 2
.........................................................
17-24. iRDY Signal Operation, FRM50 = 0, FRMCNT = 0, and RD2CYC = 1
..........................................
17-25. EPI Clock Operation, CLKGATE = 1, WR2CYC = 0
...............................................................
17-26. EPI Clock Operation, CLKGATE = 1, WR2CYC = 1
...............................................................