28
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Figures
4-15.
GPIO Pull-Up Select (GPIOPUR) Register
............................................................................
4-16.
GPIO Digital Enable (GPIODEN) Register
............................................................................
4-17.
GPIO Lock (GPIOLOCK) Register
.....................................................................................
4-18.
GPIO Commit (GPIOCR) Register
.....................................................................................
4-19.
GPIO Analog Mode Select (GPIOAMSEL) Register
.................................................................
4-20.
GPIO Port Control (GPIOPCTL) Register
.............................................................................
4-21.
GPIO Alternate Peripheral Select (GPIOAPSEL) Register
..........................................................
4-22.
GPIO Core Select (GPIOCSEL) Register
.............................................................................
4-23.
GPIO Peripheral Identification 4 (GPIOPeriphID4) Register
........................................................
4-24.
GPIO Peripheral Identification 5 (GPIOPeriphID5) Register
........................................................
4-25.
GPIO Peripheral Identification 6 (GPIOPeriphID6) Register
........................................................
4-26.
GPIO Peripheral Identification 7 (GPIOPeriphID7) Register
........................................................
4-27.
GPIO Peripheral Identification 0 (GPIOPeriphID0) Register
........................................................
4-28.
GPIO Peripheral Identification 1 (GPIOPeriphID1) Register
........................................................
4-29.
GPIO Peripheral Identification 2 (GPIOPeriphID2) Register
........................................................
4-30.
GPIO Peripheral Identification 3 (GPIOPeriphID3) Register
........................................................
4-31.
GPIO PrimeCell Identification 0 (GPIOPCellID0) Register
..........................................................
4-32.
GPIO PrimeCell Identification 1 (GPIOPCellID1) Register
..........................................................
4-33.
GPIO PrimeCell Identification 2 (GPIOPCellID2) Register
..........................................................
4-34.
GPIO PrimeCell Identification 3 (GPIOPCellID3) Register
..........................................................
4-35.
GPIO0 to GPIO31 Multiplexing Diagram
..............................................................................
4-36.
GPIO32, GPIO33 Multiplexing Diagram
...............................................................................
4-37.
GPIO34, GPIO135 Multiplexing Diagram
..............................................................................
4-38.
Analog/GPIO Multiplexing
...............................................................................................
4-39.
GPIO MUX-to-Trip Input Connectivity
..................................................................................
4-40.
Input Qualification Using a Sampling Window
........................................................................
4-41.
Input Qualifier Clock Cycles
.............................................................................................
4-42.
GPIO Port A MUX 1 (GPAMUX1) Register
...........................................................................
4-43.
GPIO Port A MUX 2 (GPAMUX2) Register
...........................................................................
4-44.
GPIO Port B MUX 1 (GPBMUX1) Register
...........................................................................
4-45.
GPIO Port B MUX 2 (GPBMUX2) Register
...........................................................................
4-46.
GPIO Port C MUX 1 (GPCMUX1) Register
...........................................................................
4-47.
GPIO Port E MUX 1 (GPEMUX1) Register
...........................................................................
4-48.
Analog I/O MUX 1 (AIOMUX1) Register
...............................................................................
4-49.
Analog I/O MUX 2 (AIOMUX2) Register
...............................................................................
4-50.
GPIO Port A Qualification Control (GPACTRL) Register
...........................................................
4-51.
GPIO Port B Qualification Control (GPBCTRL) Register
...........................................................
4-52.
GPIO Port C Qualification Control (GPCCTRL) Register
...........................................................
4-53.
GPIO Port E Qualification Control (GPECTRL) Register
...........................................................
4-54.
GPIO Port A Qualification Select 1 (GPAQSEL1) Register
.........................................................
4-55.
GPIO Port A Qualification Select 2 (GPAQSEL2) Register
.........................................................
4-56.
GPIO Port B Qualification Select 1 (GPBQSEL1) Register
.........................................................
4-57.
GPIO Port B Qualification Select 2 (GPBQSEL2) Register
.........................................................
4-58.
GPIO Port C Qualification Select 1 (GPCQSEL1) Register
.........................................................
4-59.
GPIO Port E Qualification Select 1 (GPEQSEL1) Register
.........................................................
4-60.
GPIO Port A Direction (GPADIR) Register
...........................................................................
4-61.
GPIO Port B Direction (GPBDIR) Register
...........................................................................
4-62.
GPIO Port C Direction (GPCDIR) Register
............................................................................
4-63.
GPIO Port E Direction (GPEDIR) Register
............................................................................