General-Purpose Input/Output (GPIO)
367
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
General-Purpose Input/Output (GPIO)
Figure 4-31. GPIO PrimeCell Identification 0 (GPIOPCellID0) Register
31
16
Reserved
R-0
15
8
7
0
Reserved
CID0
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 4-33. GPIO PrimeCell Identification 0 (GPIOPCellID0) Register Register Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
Reserved
7-0
CID0
GPIO PrimeCell ID Register [7:0]. Provides software a standard cross-peripheral identification
system.
4.1.6.29 GPIO PrimeCell Identification 1 (GPIOPCellID1), offset 0xFF4
The GPIOPCellID0, GPIOPCellID1, GPIOPCellID2, and GPIOPCellID3 registers are four 8-bit wide
registers, that can conceptually be treated as one 32-bit register. The register is used as a standard cross-
peripheral identification system.
Figure 4-32. GPIO PrimeCell Identification 1 (GPIOPCellID1) Register
31
16
Reserved
R-0
15
8
7
0
Reserved
CID1
R-0
R-0xF0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 4-34. GPIO PrimeCell Identification 1 (GPIOPCellID1) Register Register Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
Reserved
7-0
CID1
GPIO PrimeCell ID Register [15:8]. Provides software a standard cross-peripheral identification
system.
4.1.6.30 GPIO PrimeCell Identification 2 (GPIOPCellID2), offset 0xFF8
register type RO, reset 0x0000.0005
The GPIOPCellID0, GPIOPCellID1, GPIOPCellID2, and GPIOPCellID3 registers are four 8-bit wide
registers, that can conceptually be treated as one 32-bit register. The register is used as a standard cross-
peripheral identification system.
Figure 4-33. GPIO PrimeCell Identification 2 (GPIOPCellID2) Register
31
16
Reserved
R-0
15
8
7
0
Reserved
CID2
R-0
R-0x5h
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset