ARS
PIN
M3
NMI
WDOG
M3
SUBSYSTEM
M3
CPU
M3
NVIC
M3 WDOG (0)
M3 WDOG (1)
M3DBGRST
M3SWRST
SHARED
RESOURCES
ANALOG
SUBSYSTEM
C28x
NMI
WDOG
C28x
CPU
C28x
SUBSYSTEM
M3SYSRST
‘0’
DEGLITCH
SYNC
M3WDOGS
XRS
PIN
M3SSCLK
ARS
PIN
DC REG
POR
XRS
XRS
XRS
ACIBRST
SRXRST
M3SYSRST
M3PORRST
C28RSTIN
POR
C28SYSRST
RESET INPUT SIGNAL STATUS
XRS
( SETS DEFAULT VALUES )
FLASH PUMP
XRS
CRESCNF REG
DEVICECNF REG
CRESSTS REG
C
2
8
S
Y
S
R
S
T
C28NMIWD
M3WDOGS
A
C
IB
R
S
T
M
3
R
S
N
IN
SOFTWARE
JTAG
CONTROLLER
MRESC REG
CONTAINS RESET CAUSES
PERIPHERAL SOFTWARE RESETS
A
C
IB
R
S
T
SRCR REG
GLOBAL PERIPHERAL ENABLES
XRS
GPIO_MUX
C28x BIST
M3 BIST
MLBISTRST
CLBISTRST
VOLTAGE
REGULATION
AND
POWER-ON-RESET
Reset Control
88
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Figure 1-1. Resets Connectivity