69
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Tables
15-64. Register Bit Used to Set Transmit Frame-Synchronization Polarity
..............................................
15-65. Register Bits Used to Set SRG Frame-Synchronization Period and Pulse Width
..............................
15-66. Register Bit Used to Set the Transmit Clock Mode
.................................................................
15-67. How the CLKXM Bit Selects the Transmit Clock and the Corresponding Status of the MCLKX pin
.........
15-68. Register Bit Used to Set Transmit Clock Polarity
...................................................................
15-69. McBSP Emulation Modes Selectable with FREE and SOFT Bits of SPCR2
....................................
15-70. Reset State of Each McBSP Pin
......................................................................................
15-71. McBSP Register Summary
.............................................................................................
15-72. Serial Port Control 1 Register (SPCR1) Field Descriptions
.......................................................
15-73. Serial Port Control 2 Register (SPCR2) Field Descriptions
........................................................
15-74. Receive Control Register 1 (RCR1) Field Descriptions
............................................................
15-75. Frame Length Formula for Receive Control 1 Register (RCR1)
..................................................
15-76. Receive Control Register 2 (RCR2) Field Descriptions
............................................................
15-77. Frame Length Formula for Receive Control 2 Register (RCR2)
..................................................
15-78. Transmit Control 1 Register (XCR1) Field Descriptions
...........................................................
15-79. Frame Length Formula for Transmit Control 1 Register (XCR1)
.................................................
15-80. Transmit Control 2 Register (XCR2) Field Descriptions
...........................................................
15-81. Frame Length Formula for Transmit Control 2 Register (XCR2)
.................................................
15-82. Sample Rate Generator 1 Register (SRGR1) Field Descriptions
.................................................
15-83. Sample Rate Generator 2 Register (SRGR2) Field Descriptions
.................................................
15-84. Multichannel Control 1 Register (MCR1) Field Descriptions
......................................................
15-85. Multichannel Control 2 Register (MCR2) Field Descriptions
......................................................
15-86. Pin Control Register (PCR) Field Descriptions
......................................................................
15-87. Pin Configuration
.......................................................................................................
15-88. Receive Channel Enable Registers (RCERA...RCERH) Field Descriptions
.....................................
15-89. Use of the Receive Channel Enable Registers
.....................................................................
15-90. Transmit Channel Enable Registers (XCERA...XCERH) Field Descriptions
....................................
15-91. Use of the Transmit Channel Enable Registers
....................................................................
15-92. Receive Interrupt Sources and Signals
..............................................................................
15-93. Transmit Interrupt Sources and Signals
..............................................................................
15-94. Error Flags
...............................................................................................................
15-95. McBSP Interrupt Enable Register (MFFINT) Field Descriptions
..................................................
15-96. McBSP Mode Selection
................................................................................................
16-1.
µDMA Channel Assignment Mapping
................................................................................
16-2.
Request Type Support
..................................................................................................
16-3.
Control Structure Memory Map
........................................................................................
16-4.
Channel Control Structure
.............................................................................................
16-5.
µDMA Read Example: 8-Bit Peripheral
..............................................................................
16-6.
µDMA Interrupt Assignments
..........................................................................................
16-7.
Channel Control Structure Offsets for Channel 30
.................................................................
16-8.
Channel Control Word Configuration for Memory Transfer Example
............................................
16-9.
Channel Control Structure Offsets for Channel 7
...................................................................
16-10. Channel Control Word Configuration for Peripheral Transmit Example
.........................................
16-11. Primary and Alternate Channel Control Structure Offsets for Channel 8
........................................
16-12. Channel Control Word Configuration for Peripheral Ping-Pong Receive Example
.............................
16-13.
.............................................................................................................................
16-14. DMA Channel Source Address End Pointer (DMASRCENDP) Register Field Descriptions
..................
16-15. DMA Channel Destination Address End Pointer (DMADSTENDP) Register Field Descriptions
.............
16-16. DMA Channel Control Word (DMACHCTL) Register Field Descriptions
........................................