Ch1 Period
200 ns
SPICLK
SPISIMO
SPI Registers and Waveforms
976
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
C28 Serial Peripheral Interface (SPI)
Figure 12-28. CLOCK POLARITY = 1, CLOCK PHASE = 1 (All data transitions are during the falling edge,
but delayed by half clock cycle. Inactive level is high.)