System Control Registers
190
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
1.13.3.3 Master Reset Cause (MRESC) Register
Figure 1-50. Master Reset Cause (MRESC) Register
31
30
29
28
27
26
25
24
ACIBERRNMI
C28NMIWDRS
T
M3BISTERRN
MI
C28BISTERRN
MI
C28PIENMI
HWBIST
EXTGPIO
R-0
R/W-0
R/w-0
R/w-0
R/W-0
R/w-0
R/W-0
23
17
16
Reserved
MCLKNMI
R-0
R/W-0
15
8
Reserved
R-0:0
7
6
5
4
3
2
1
0
Reserved
WDT1
SW
WDT0
Reserved
POR
XRS
R-0:0
R/W-0
R/W-0
R/W-0
R-0:0
R/W-1
R/W-1
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-61. Master Reset Cause (MRESC) Register Field Descriptions
Bit
Field
Value
Description
31
ACIBERRNMI
ACIB Error NMI Unserviced
0
No M3 NMIWD device reset since the previous POR.
Writing a "0" to this bit clears it.
1
CIB access signals stuck condition caused an NMI which was not serviced by the CPU and that
caused an NMIWD reset.
30
C28NMIWDRST
C28 NMIWD Reset NMI Unserviced
0
No M3 NMIWD device reset since the previous POR.
Writing a "0" to this bit clears it.
1
C28 NMIWD errored or timed out and triggered a M3 NMI and this triggered the M3 NMIWD. M3
did not respond to the NMI and the M3 NMIWD fired a reset.
29
M3BISTERRNMI
M3 BIST Error NMI Unserviced
0
M3 did not respond to the NMI and the NMIWD fired a reset. If ‘0’ then there was NMIWD event
that caused a device reset since the previous POR
Writing a ‘0’ to this bit clears this bit
1
If set, indicates that M3 hardware BIST errored or timed out and triggered a M3 NMI and this
triggered the M3 NMIWD
28
C28BISTERRNMI
C28 BIST Error NMI Unserviced
0
M3 did not respond to the NMI and the NMIWD fired a reset. If ‘0’ then there was NMIWD event
that caused a device reset since the previous POR
Writing a ‘0’ to this bit clears this bit
1
If set, indicates that C28 hardware BIST errored or timed out and triggered a M3 NMI and this
triggered the M3 NMIWD.
27
C28PIENMI
C28 PIE NMI Error Unserviced
0
No M3 NMIWD event that caused a device reset since the previous POR.
Writing a "0" to this bit clears it.
1
C28 PIE NMI vector fetch error triggered a M3 NMI and this triggered the M3 NMIWD. M3 did not
respond to the NMI and the NMIWD fired a reset.
26-25
HWBIST
HWBIST Unserviced. Can be used by the boot ROM to decide to jump to appropriate code
0
If ‘00’ then there was no M3 HWBIST reset issued to the M3 CPU.
Writing a ‘00’ to these bits clears these bits
1
If set to 11, indicates that M3 CPU HWBIST has run to completion and issued a reset to the M3
CPU.